Loading…
Dark-Silicon Aware Design Space Exploration
The design of processor platforms comprised of multiple cores has been subject of dramatic changes in the last years. Mainly due to physical constraints imposed by increases in leakage current stemming from shrinking dimensions in transistor manufacturing processes. Such constraints have brought for...
Saved in:
Published in: | Journal of parallel and distributed computing 2018-10, Vol.120, p.295-306 |
---|---|
Main Authors: | , , , , , , , , |
Format: | Article |
Language: | English |
Subjects: | |
Citations: | Items that this one cites Items that cite this one |
Online Access: | Get full text |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Summary: | The design of processor platforms comprised of multiple cores has been subject of dramatic changes in the last years. Mainly due to physical constraints imposed by increases in leakage current stemming from shrinking dimensions in transistor manufacturing processes. Such constraints have brought forth what we know as “dark silicon”, the area of a chip which should be turned off or work on a minimum clock frequency to meet the power dissipation constraints. The technical challenge has been how to choose the hardware blocks (type and number) to meet all chip design constraints and goals. This work introduces a less conservative dark silicon estimate based on chip components power density and technological process and a technique that performs the design space exploration aware of the dark silicon constraints. Our design space exploration technique is built on the top of a multiobjective optimization model and it adopts the NSGA-II genetic algorithm to provide solutions (platforms) aware of the dark silicon. The technique has been validated and evaluated along with a brute force algorithm. Our experimental results show dark silicon chip percentages up to 13.61% leading to a chip area of 134mm2 which is tantamount to three cores area on the chip. The experiments comparing our DS-DSE performance to the brute force algorithm have shown that our strategy presents more performance scalability as the design space exploration (IP cores database) is increased.
•Heterogeneous multicore architectures are viable alternatives to mitigate dark silicon.•Dark-Silicon Aware Design Space Exploration (DS-DSE) can be used by EDA tools at design time.•Heuristic approach for DS-DSE can bring viable results and scalability on large design space exploration environments. |
---|---|
ISSN: | 0743-7315 1096-0848 |
DOI: | 10.1016/j.jpdc.2017.11.002 |