Loading…

Intrinsic RESET Speed Limit of Valence Change Memories

During the past decade, valence change memory (VCM) has been extensively studied due to its promising features, such as a high endurance and fast switching times. The information is stored in a high resistive state (HRS) and a low resistive state (LRS). It can also be operated in two different writi...

Full description

Saved in:
Bibliographic Details
Published in:ACS applied electronic materials 2021-12, Vol.3 (12), p.5563-5572
Main Authors: von Witzleben, Moritz, Wiefels, Stefan, Kindsmüller, Andreas, Stasner, Pascal, Berg, Fenja, Cüppers, Felix, Hoffmann-Eifert, Susanne, Waser, Rainer, Menzel, Stephan, Böttger, Ulrich
Format: Article
Language:English
Citations: Items that this one cites
Items that cite this one
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
cited_by cdi_FETCH-LOGICAL-a318t-3550c56a0d35c338448ed804541260a2e13e36d2ba91db3693647250cbb6c9c83
cites cdi_FETCH-LOGICAL-a318t-3550c56a0d35c338448ed804541260a2e13e36d2ba91db3693647250cbb6c9c83
container_end_page 5572
container_issue 12
container_start_page 5563
container_title ACS applied electronic materials
container_volume 3
creator von Witzleben, Moritz
Wiefels, Stefan
Kindsmüller, Andreas
Stasner, Pascal
Berg, Fenja
Cüppers, Felix
Hoffmann-Eifert, Susanne
Waser, Rainer
Menzel, Stephan
Böttger, Ulrich
description During the past decade, valence change memory (VCM) has been extensively studied due to its promising features, such as a high endurance and fast switching times. The information is stored in a high resistive state (HRS) and a low resistive state (LRS). It can also be operated in two different writing schemes, namely a unipolar switching mode (LRS and HRS are written at the same voltage polarity) and a bipolar switching mode (LRS and HRS are written at opposite voltage polarities). VCM, however, still suffers from a large variability during writing operations and also faults occur, which are not yet fully understood and, therefore, require a better understanding of the underlying fault mechanisms. In this study, a new intrinsic failure mechanism is identified, which prohibits RESET times (transition from LRS to HRS) faster than 400 ps and possibly also limits the endurance. We demonstrate this RESET speed limitation by measuring the RESET kinetics of two valence change memory devices (namely Pt/TaOx/Ta and Pt/ZrOx/Ta) in the time regime from 50 ns to 50 ps, corresponding to the fastest writing time reported for VCM. Faster RESET times were achieved by increasing the applied pulse voltage. Above a voltage threshold it was, however, no longer possible to reset both devices. Instead a unipolar SET (transition from HRS to LRS) event occurred, preventing faster RESET times. The occurrence of the unipolar SET is attributed to an oxygen exchange at the interface to the Pt electrode, which can be suppressed by introducing an oxygen blocking layer at this interface, which also allowed for 50 ps fast RESET times.
doi_str_mv 10.1021/acsaelm.1c00981
format article
fullrecord <record><control><sourceid>acs_cross</sourceid><recordid>TN_cdi_crossref_primary_10_1021_acsaelm_1c00981</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>a86460593</sourcerecordid><originalsourceid>FETCH-LOGICAL-a318t-3550c56a0d35c338448ed804541260a2e13e36d2ba91db3693647250cbb6c9c83</originalsourceid><addsrcrecordid>eNp1j01Lw0AQhhdRsNSeve5d0u7sVzdHCVELEcFWr8tmM9GUfJTdePDfG2kOXjzNwMzz8j6E3AJbA-OwcT46bLs1eMZSAxdkwbXYJhpAXP7Zr8kqxiNjE8IlV7AgetePoelj4-lrvs8PdH9CrGjRdM1Ih5q-uxZ7jzT7dP0H0mfshtBgvCFXtWsjrua5JG8P-SF7SoqXx112XyROgBkToRTzSjtWCeWFMFIarAyTSgLXzHEEgUJXvHQpVKXQqdByyyemLLVPvRFLsjnn-jDEGLC2p9B0LnxbYPbX3M7mdjafiLszMR3scfgK_dTv3-8fWKdZLg</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Intrinsic RESET Speed Limit of Valence Change Memories</title><source>American Chemical Society:Jisc Collections:American Chemical Society Read &amp; Publish Agreement 2022-2024 (Reading list)</source><creator>von Witzleben, Moritz ; Wiefels, Stefan ; Kindsmüller, Andreas ; Stasner, Pascal ; Berg, Fenja ; Cüppers, Felix ; Hoffmann-Eifert, Susanne ; Waser, Rainer ; Menzel, Stephan ; Böttger, Ulrich</creator><creatorcontrib>von Witzleben, Moritz ; Wiefels, Stefan ; Kindsmüller, Andreas ; Stasner, Pascal ; Berg, Fenja ; Cüppers, Felix ; Hoffmann-Eifert, Susanne ; Waser, Rainer ; Menzel, Stephan ; Böttger, Ulrich</creatorcontrib><description>During the past decade, valence change memory (VCM) has been extensively studied due to its promising features, such as a high endurance and fast switching times. The information is stored in a high resistive state (HRS) and a low resistive state (LRS). It can also be operated in two different writing schemes, namely a unipolar switching mode (LRS and HRS are written at the same voltage polarity) and a bipolar switching mode (LRS and HRS are written at opposite voltage polarities). VCM, however, still suffers from a large variability during writing operations and also faults occur, which are not yet fully understood and, therefore, require a better understanding of the underlying fault mechanisms. In this study, a new intrinsic failure mechanism is identified, which prohibits RESET times (transition from LRS to HRS) faster than 400 ps and possibly also limits the endurance. We demonstrate this RESET speed limitation by measuring the RESET kinetics of two valence change memory devices (namely Pt/TaOx/Ta and Pt/ZrOx/Ta) in the time regime from 50 ns to 50 ps, corresponding to the fastest writing time reported for VCM. Faster RESET times were achieved by increasing the applied pulse voltage. Above a voltage threshold it was, however, no longer possible to reset both devices. Instead a unipolar SET (transition from HRS to LRS) event occurred, preventing faster RESET times. The occurrence of the unipolar SET is attributed to an oxygen exchange at the interface to the Pt electrode, which can be suppressed by introducing an oxygen blocking layer at this interface, which also allowed for 50 ps fast RESET times.</description><identifier>ISSN: 2637-6113</identifier><identifier>EISSN: 2637-6113</identifier><identifier>DOI: 10.1021/acsaelm.1c00981</identifier><language>eng</language><publisher>American Chemical Society</publisher><ispartof>ACS applied electronic materials, 2021-12, Vol.3 (12), p.5563-5572</ispartof><rights>2021 The Authors. Published by American Chemical Society</rights><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-a318t-3550c56a0d35c338448ed804541260a2e13e36d2ba91db3693647250cbb6c9c83</citedby><cites>FETCH-LOGICAL-a318t-3550c56a0d35c338448ed804541260a2e13e36d2ba91db3693647250cbb6c9c83</cites><orcidid>0000-0002-4258-2673 ; 0000-0003-1682-826X ; 0000-0002-0460-4587 ; 0000-0002-1350-7092</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,780,784,27924,27925</link.rule.ids></links><search><creatorcontrib>von Witzleben, Moritz</creatorcontrib><creatorcontrib>Wiefels, Stefan</creatorcontrib><creatorcontrib>Kindsmüller, Andreas</creatorcontrib><creatorcontrib>Stasner, Pascal</creatorcontrib><creatorcontrib>Berg, Fenja</creatorcontrib><creatorcontrib>Cüppers, Felix</creatorcontrib><creatorcontrib>Hoffmann-Eifert, Susanne</creatorcontrib><creatorcontrib>Waser, Rainer</creatorcontrib><creatorcontrib>Menzel, Stephan</creatorcontrib><creatorcontrib>Böttger, Ulrich</creatorcontrib><title>Intrinsic RESET Speed Limit of Valence Change Memories</title><title>ACS applied electronic materials</title><addtitle>ACS Appl. Electron. Mater</addtitle><description>During the past decade, valence change memory (VCM) has been extensively studied due to its promising features, such as a high endurance and fast switching times. The information is stored in a high resistive state (HRS) and a low resistive state (LRS). It can also be operated in two different writing schemes, namely a unipolar switching mode (LRS and HRS are written at the same voltage polarity) and a bipolar switching mode (LRS and HRS are written at opposite voltage polarities). VCM, however, still suffers from a large variability during writing operations and also faults occur, which are not yet fully understood and, therefore, require a better understanding of the underlying fault mechanisms. In this study, a new intrinsic failure mechanism is identified, which prohibits RESET times (transition from LRS to HRS) faster than 400 ps and possibly also limits the endurance. We demonstrate this RESET speed limitation by measuring the RESET kinetics of two valence change memory devices (namely Pt/TaOx/Ta and Pt/ZrOx/Ta) in the time regime from 50 ns to 50 ps, corresponding to the fastest writing time reported for VCM. Faster RESET times were achieved by increasing the applied pulse voltage. Above a voltage threshold it was, however, no longer possible to reset both devices. Instead a unipolar SET (transition from HRS to LRS) event occurred, preventing faster RESET times. The occurrence of the unipolar SET is attributed to an oxygen exchange at the interface to the Pt electrode, which can be suppressed by introducing an oxygen blocking layer at this interface, which also allowed for 50 ps fast RESET times.</description><issn>2637-6113</issn><issn>2637-6113</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2021</creationdate><recordtype>article</recordtype><recordid>eNp1j01Lw0AQhhdRsNSeve5d0u7sVzdHCVELEcFWr8tmM9GUfJTdePDfG2kOXjzNwMzz8j6E3AJbA-OwcT46bLs1eMZSAxdkwbXYJhpAXP7Zr8kqxiNjE8IlV7AgetePoelj4-lrvs8PdH9CrGjRdM1Ih5q-uxZ7jzT7dP0H0mfshtBgvCFXtWsjrua5JG8P-SF7SoqXx112XyROgBkToRTzSjtWCeWFMFIarAyTSgLXzHEEgUJXvHQpVKXQqdByyyemLLVPvRFLsjnn-jDEGLC2p9B0LnxbYPbX3M7mdjafiLszMR3scfgK_dTv3-8fWKdZLg</recordid><startdate>20211228</startdate><enddate>20211228</enddate><creator>von Witzleben, Moritz</creator><creator>Wiefels, Stefan</creator><creator>Kindsmüller, Andreas</creator><creator>Stasner, Pascal</creator><creator>Berg, Fenja</creator><creator>Cüppers, Felix</creator><creator>Hoffmann-Eifert, Susanne</creator><creator>Waser, Rainer</creator><creator>Menzel, Stephan</creator><creator>Böttger, Ulrich</creator><general>American Chemical Society</general><scope>AAYXX</scope><scope>CITATION</scope><orcidid>https://orcid.org/0000-0002-4258-2673</orcidid><orcidid>https://orcid.org/0000-0003-1682-826X</orcidid><orcidid>https://orcid.org/0000-0002-0460-4587</orcidid><orcidid>https://orcid.org/0000-0002-1350-7092</orcidid></search><sort><creationdate>20211228</creationdate><title>Intrinsic RESET Speed Limit of Valence Change Memories</title><author>von Witzleben, Moritz ; Wiefels, Stefan ; Kindsmüller, Andreas ; Stasner, Pascal ; Berg, Fenja ; Cüppers, Felix ; Hoffmann-Eifert, Susanne ; Waser, Rainer ; Menzel, Stephan ; Böttger, Ulrich</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-a318t-3550c56a0d35c338448ed804541260a2e13e36d2ba91db3693647250cbb6c9c83</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2021</creationdate><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>von Witzleben, Moritz</creatorcontrib><creatorcontrib>Wiefels, Stefan</creatorcontrib><creatorcontrib>Kindsmüller, Andreas</creatorcontrib><creatorcontrib>Stasner, Pascal</creatorcontrib><creatorcontrib>Berg, Fenja</creatorcontrib><creatorcontrib>Cüppers, Felix</creatorcontrib><creatorcontrib>Hoffmann-Eifert, Susanne</creatorcontrib><creatorcontrib>Waser, Rainer</creatorcontrib><creatorcontrib>Menzel, Stephan</creatorcontrib><creatorcontrib>Böttger, Ulrich</creatorcontrib><collection>CrossRef</collection><jtitle>ACS applied electronic materials</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>von Witzleben, Moritz</au><au>Wiefels, Stefan</au><au>Kindsmüller, Andreas</au><au>Stasner, Pascal</au><au>Berg, Fenja</au><au>Cüppers, Felix</au><au>Hoffmann-Eifert, Susanne</au><au>Waser, Rainer</au><au>Menzel, Stephan</au><au>Böttger, Ulrich</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Intrinsic RESET Speed Limit of Valence Change Memories</atitle><jtitle>ACS applied electronic materials</jtitle><addtitle>ACS Appl. Electron. Mater</addtitle><date>2021-12-28</date><risdate>2021</risdate><volume>3</volume><issue>12</issue><spage>5563</spage><epage>5572</epage><pages>5563-5572</pages><issn>2637-6113</issn><eissn>2637-6113</eissn><abstract>During the past decade, valence change memory (VCM) has been extensively studied due to its promising features, such as a high endurance and fast switching times. The information is stored in a high resistive state (HRS) and a low resistive state (LRS). It can also be operated in two different writing schemes, namely a unipolar switching mode (LRS and HRS are written at the same voltage polarity) and a bipolar switching mode (LRS and HRS are written at opposite voltage polarities). VCM, however, still suffers from a large variability during writing operations and also faults occur, which are not yet fully understood and, therefore, require a better understanding of the underlying fault mechanisms. In this study, a new intrinsic failure mechanism is identified, which prohibits RESET times (transition from LRS to HRS) faster than 400 ps and possibly also limits the endurance. We demonstrate this RESET speed limitation by measuring the RESET kinetics of two valence change memory devices (namely Pt/TaOx/Ta and Pt/ZrOx/Ta) in the time regime from 50 ns to 50 ps, corresponding to the fastest writing time reported for VCM. Faster RESET times were achieved by increasing the applied pulse voltage. Above a voltage threshold it was, however, no longer possible to reset both devices. Instead a unipolar SET (transition from HRS to LRS) event occurred, preventing faster RESET times. The occurrence of the unipolar SET is attributed to an oxygen exchange at the interface to the Pt electrode, which can be suppressed by introducing an oxygen blocking layer at this interface, which also allowed for 50 ps fast RESET times.</abstract><pub>American Chemical Society</pub><doi>10.1021/acsaelm.1c00981</doi><tpages>10</tpages><orcidid>https://orcid.org/0000-0002-4258-2673</orcidid><orcidid>https://orcid.org/0000-0003-1682-826X</orcidid><orcidid>https://orcid.org/0000-0002-0460-4587</orcidid><orcidid>https://orcid.org/0000-0002-1350-7092</orcidid><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier ISSN: 2637-6113
ispartof ACS applied electronic materials, 2021-12, Vol.3 (12), p.5563-5572
issn 2637-6113
2637-6113
language eng
recordid cdi_crossref_primary_10_1021_acsaelm_1c00981
source American Chemical Society:Jisc Collections:American Chemical Society Read & Publish Agreement 2022-2024 (Reading list)
title Intrinsic RESET Speed Limit of Valence Change Memories
url http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-28T06%3A53%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-acs_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Intrinsic%20RESET%20Speed%20Limit%20of%20Valence%20Change%20Memories&rft.jtitle=ACS%20applied%20electronic%20materials&rft.au=von%20Witzleben,%20Moritz&rft.date=2021-12-28&rft.volume=3&rft.issue=12&rft.spage=5563&rft.epage=5572&rft.pages=5563-5572&rft.issn=2637-6113&rft.eissn=2637-6113&rft_id=info:doi/10.1021/acsaelm.1c00981&rft_dat=%3Cacs_cross%3Ea86460593%3C/acs_cross%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-a318t-3550c56a0d35c338448ed804541260a2e13e36d2ba91db3693647250cbb6c9c83%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true