Loading…

Architectures and Circuit Techniques for Multi-Purpose Digital Phase Lock Loops

This paper discusses novel architectures and circuit techniques for DPLLs. These include: methods to have a wide temperature range in the digitally controlled oscillator (DCO) for ring-oscillator based DPLLs, re-circulating time to digital converter (TDC) architecture to support a large input phase...

Full description

Saved in:
Bibliographic Details
Published in:IEEE transactions on circuits and systems. I, Regular papers Regular papers, 2013-03, Vol.60 (3), p.517-528
Main Authors: Nagaraj, K., Kamath, A. S., Subburaj, K., Chattopadhyay, B., Nayak, G., Evani, S., Nayak, N. P., Prathapan, I., Zhang, F., Haroun, B.
Format: Article
Language:English
Subjects:
Citations: Items that this one cites
Items that cite this one
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
cited_by cdi_FETCH-LOGICAL-c326t-1ffed76a46098dc9a4081cfcf4cd5aa0d5ed0acb5726e524a58f9b01407061d13
cites cdi_FETCH-LOGICAL-c326t-1ffed76a46098dc9a4081cfcf4cd5aa0d5ed0acb5726e524a58f9b01407061d13
container_end_page 528
container_issue 3
container_start_page 517
container_title IEEE transactions on circuits and systems. I, Regular papers
container_volume 60
creator Nagaraj, K.
Kamath, A. S.
Subburaj, K.
Chattopadhyay, B.
Nayak, G.
Evani, S.
Nayak, N. P.
Prathapan, I.
Zhang, F.
Haroun, B.
description This paper discusses novel architectures and circuit techniques for DPLLs. These include: methods to have a wide temperature range in the digitally controlled oscillator (DCO) for ring-oscillator based DPLLs, re-circulating time to digital converter (TDC) architecture to support a large input phase error range, efficient, modular, divider architectures that provide 50% output duty cycle, while allowing dynamic programmability of the division ratio, and fractional DPLL approaches for spur cancellation and low power operation. The techniques described in the paper have been used to build DPLLs for serializer-deserializer (SerDes), processor clock generation, and wireless connectivity applications in 65 nm and 45 nm CMOS. These implementations are briefly discussed and representative silicon results are presented.
doi_str_mv 10.1109/TCSI.2013.2246311
format article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_crossref_primary_10_1109_TCSI_2013_2246311</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>6461470</ieee_id><sourcerecordid>2903608131</sourcerecordid><originalsourceid>FETCH-LOGICAL-c326t-1ffed76a46098dc9a4081cfcf4cd5aa0d5ed0acb5726e524a58f9b01407061d13</originalsourceid><addsrcrecordid>eNpdkDtPwzAUhSMEEqXwAxBLJBaWlHttx4nHKjylolaizJbrONQljYOdDPx7ErViYLkvfefq6ETRNcIMEcT9unh_nRFAOiOEcYp4Ek0wTfMEcuCn48xEklOSn0cXIewAiACKk2g593prO6O73psQq6aMC-t1b7t4bfS2sd_9cK6cj9_6urPJqvetCyZ-sJ-2U3W82qphWzj9NRTXhsvorFJ1MFfHPo0-nh7XxUuyWD6_FvNFoinhXYJVZcqMK8ZB5KUWikGOutIV02WqFJSpKUHpTZoRblLCVJpXYgPIIAOOJdJpdHf423o3Wuzk3gZt6lo1xvVBIuUpUpojDOjtP3Tnet8M7gYKKaEgRDZQeKC0dyF4U8nW273yPxJBjhHLMWI5RiyPEQ-am4PGGmP-eM44sgzoLySAdus</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>1313230997</pqid></control><display><type>article</type><title>Architectures and Circuit Techniques for Multi-Purpose Digital Phase Lock Loops</title><source>IEEE Electronic Library (IEL) Journals</source><creator>Nagaraj, K. ; Kamath, A. S. ; Subburaj, K. ; Chattopadhyay, B. ; Nayak, G. ; Evani, S. ; Nayak, N. P. ; Prathapan, I. ; Zhang, F. ; Haroun, B.</creator><creatorcontrib>Nagaraj, K. ; Kamath, A. S. ; Subburaj, K. ; Chattopadhyay, B. ; Nayak, G. ; Evani, S. ; Nayak, N. P. ; Prathapan, I. ; Zhang, F. ; Haroun, B.</creatorcontrib><description>This paper discusses novel architectures and circuit techniques for DPLLs. These include: methods to have a wide temperature range in the digitally controlled oscillator (DCO) for ring-oscillator based DPLLs, re-circulating time to digital converter (TDC) architecture to support a large input phase error range, efficient, modular, divider architectures that provide 50% output duty cycle, while allowing dynamic programmability of the division ratio, and fractional DPLL approaches for spur cancellation and low power operation. The techniques described in the paper have been used to build DPLLs for serializer-deserializer (SerDes), processor clock generation, and wireless connectivity applications in 65 nm and 45 nm CMOS. These implementations are briefly discussed and representative silicon results are presented.</description><identifier>ISSN: 1549-8328</identifier><identifier>EISSN: 1558-0806</identifier><identifier>DOI: 10.1109/TCSI.2013.2246311</identifier><identifier>CODEN: ITCSCH</identifier><language>eng</language><publisher>New York: IEEE</publisher><subject>Bandwidth ; Circuits ; Clocks ; Construction ; Digital ; Digital phase lock loops ; Dividers ; Locks ; Modular ; Oscillators ; Phase error ; phase lock loops ; Phase locked loops ; Phase noise ; Ring oscillators ; Temperature distribution</subject><ispartof>IEEE transactions on circuits and systems. I, Regular papers, 2013-03, Vol.60 (3), p.517-528</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) Mar 2013</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c326t-1ffed76a46098dc9a4081cfcf4cd5aa0d5ed0acb5726e524a58f9b01407061d13</citedby><cites>FETCH-LOGICAL-c326t-1ffed76a46098dc9a4081cfcf4cd5aa0d5ed0acb5726e524a58f9b01407061d13</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/6461470$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,780,784,27924,27925,54796</link.rule.ids></links><search><creatorcontrib>Nagaraj, K.</creatorcontrib><creatorcontrib>Kamath, A. S.</creatorcontrib><creatorcontrib>Subburaj, K.</creatorcontrib><creatorcontrib>Chattopadhyay, B.</creatorcontrib><creatorcontrib>Nayak, G.</creatorcontrib><creatorcontrib>Evani, S.</creatorcontrib><creatorcontrib>Nayak, N. P.</creatorcontrib><creatorcontrib>Prathapan, I.</creatorcontrib><creatorcontrib>Zhang, F.</creatorcontrib><creatorcontrib>Haroun, B.</creatorcontrib><title>Architectures and Circuit Techniques for Multi-Purpose Digital Phase Lock Loops</title><title>IEEE transactions on circuits and systems. I, Regular papers</title><addtitle>TCSI</addtitle><description>This paper discusses novel architectures and circuit techniques for DPLLs. These include: methods to have a wide temperature range in the digitally controlled oscillator (DCO) for ring-oscillator based DPLLs, re-circulating time to digital converter (TDC) architecture to support a large input phase error range, efficient, modular, divider architectures that provide 50% output duty cycle, while allowing dynamic programmability of the division ratio, and fractional DPLL approaches for spur cancellation and low power operation. The techniques described in the paper have been used to build DPLLs for serializer-deserializer (SerDes), processor clock generation, and wireless connectivity applications in 65 nm and 45 nm CMOS. These implementations are briefly discussed and representative silicon results are presented.</description><subject>Bandwidth</subject><subject>Circuits</subject><subject>Clocks</subject><subject>Construction</subject><subject>Digital</subject><subject>Digital phase lock loops</subject><subject>Dividers</subject><subject>Locks</subject><subject>Modular</subject><subject>Oscillators</subject><subject>Phase error</subject><subject>phase lock loops</subject><subject>Phase locked loops</subject><subject>Phase noise</subject><subject>Ring oscillators</subject><subject>Temperature distribution</subject><issn>1549-8328</issn><issn>1558-0806</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2013</creationdate><recordtype>article</recordtype><recordid>eNpdkDtPwzAUhSMEEqXwAxBLJBaWlHttx4nHKjylolaizJbrONQljYOdDPx7ErViYLkvfefq6ETRNcIMEcT9unh_nRFAOiOEcYp4Ek0wTfMEcuCn48xEklOSn0cXIewAiACKk2g593prO6O73psQq6aMC-t1b7t4bfS2sd_9cK6cj9_6urPJqvetCyZ-sJ-2U3W82qphWzj9NRTXhsvorFJ1MFfHPo0-nh7XxUuyWD6_FvNFoinhXYJVZcqMK8ZB5KUWikGOutIV02WqFJSpKUHpTZoRblLCVJpXYgPIIAOOJdJpdHf423o3Wuzk3gZt6lo1xvVBIuUpUpojDOjtP3Tnet8M7gYKKaEgRDZQeKC0dyF4U8nW273yPxJBjhHLMWI5RiyPEQ-am4PGGmP-eM44sgzoLySAdus</recordid><startdate>20130301</startdate><enddate>20130301</enddate><creator>Nagaraj, K.</creator><creator>Kamath, A. S.</creator><creator>Subburaj, K.</creator><creator>Chattopadhyay, B.</creator><creator>Nayak, G.</creator><creator>Evani, S.</creator><creator>Nayak, N. P.</creator><creator>Prathapan, I.</creator><creator>Zhang, F.</creator><creator>Haroun, B.</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope><scope>F28</scope><scope>FR3</scope></search><sort><creationdate>20130301</creationdate><title>Architectures and Circuit Techniques for Multi-Purpose Digital Phase Lock Loops</title><author>Nagaraj, K. ; Kamath, A. S. ; Subburaj, K. ; Chattopadhyay, B. ; Nayak, G. ; Evani, S. ; Nayak, N. P. ; Prathapan, I. ; Zhang, F. ; Haroun, B.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c326t-1ffed76a46098dc9a4081cfcf4cd5aa0d5ed0acb5726e524a58f9b01407061d13</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2013</creationdate><topic>Bandwidth</topic><topic>Circuits</topic><topic>Clocks</topic><topic>Construction</topic><topic>Digital</topic><topic>Digital phase lock loops</topic><topic>Dividers</topic><topic>Locks</topic><topic>Modular</topic><topic>Oscillators</topic><topic>Phase error</topic><topic>phase lock loops</topic><topic>Phase locked loops</topic><topic>Phase noise</topic><topic>Ring oscillators</topic><topic>Temperature distribution</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Nagaraj, K.</creatorcontrib><creatorcontrib>Kamath, A. S.</creatorcontrib><creatorcontrib>Subburaj, K.</creatorcontrib><creatorcontrib>Chattopadhyay, B.</creatorcontrib><creatorcontrib>Nayak, G.</creatorcontrib><creatorcontrib>Evani, S.</creatorcontrib><creatorcontrib>Nayak, N. P.</creatorcontrib><creatorcontrib>Prathapan, I.</creatorcontrib><creatorcontrib>Zhang, F.</creatorcontrib><creatorcontrib>Haroun, B.</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005–Present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE</collection><collection>CrossRef</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>ANTE: Abstracts in New Technology &amp; Engineering</collection><collection>Engineering Research Database</collection><jtitle>IEEE transactions on circuits and systems. I, Regular papers</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Nagaraj, K.</au><au>Kamath, A. S.</au><au>Subburaj, K.</au><au>Chattopadhyay, B.</au><au>Nayak, G.</au><au>Evani, S.</au><au>Nayak, N. P.</au><au>Prathapan, I.</au><au>Zhang, F.</au><au>Haroun, B.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Architectures and Circuit Techniques for Multi-Purpose Digital Phase Lock Loops</atitle><jtitle>IEEE transactions on circuits and systems. I, Regular papers</jtitle><stitle>TCSI</stitle><date>2013-03-01</date><risdate>2013</risdate><volume>60</volume><issue>3</issue><spage>517</spage><epage>528</epage><pages>517-528</pages><issn>1549-8328</issn><eissn>1558-0806</eissn><coden>ITCSCH</coden><abstract>This paper discusses novel architectures and circuit techniques for DPLLs. These include: methods to have a wide temperature range in the digitally controlled oscillator (DCO) for ring-oscillator based DPLLs, re-circulating time to digital converter (TDC) architecture to support a large input phase error range, efficient, modular, divider architectures that provide 50% output duty cycle, while allowing dynamic programmability of the division ratio, and fractional DPLL approaches for spur cancellation and low power operation. The techniques described in the paper have been used to build DPLLs for serializer-deserializer (SerDes), processor clock generation, and wireless connectivity applications in 65 nm and 45 nm CMOS. These implementations are briefly discussed and representative silicon results are presented.</abstract><cop>New York</cop><pub>IEEE</pub><doi>10.1109/TCSI.2013.2246311</doi><tpages>12</tpages></addata></record>
fulltext fulltext
identifier ISSN: 1549-8328
ispartof IEEE transactions on circuits and systems. I, Regular papers, 2013-03, Vol.60 (3), p.517-528
issn 1549-8328
1558-0806
language eng
recordid cdi_crossref_primary_10_1109_TCSI_2013_2246311
source IEEE Electronic Library (IEL) Journals
subjects Bandwidth
Circuits
Clocks
Construction
Digital
Digital phase lock loops
Dividers
Locks
Modular
Oscillators
Phase error
phase lock loops
Phase locked loops
Phase noise
Ring oscillators
Temperature distribution
title Architectures and Circuit Techniques for Multi-Purpose Digital Phase Lock Loops
url http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-07T17%3A55%3A47IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Architectures%20and%20Circuit%20Techniques%20for%20Multi-Purpose%20Digital%20Phase%20Lock%20Loops&rft.jtitle=IEEE%20transactions%20on%20circuits%20and%20systems.%20I,%20Regular%20papers&rft.au=Nagaraj,%20K.&rft.date=2013-03-01&rft.volume=60&rft.issue=3&rft.spage=517&rft.epage=528&rft.pages=517-528&rft.issn=1549-8328&rft.eissn=1558-0806&rft.coden=ITCSCH&rft_id=info:doi/10.1109/TCSI.2013.2246311&rft_dat=%3Cproquest_cross%3E2903608131%3C/proquest_cross%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-c326t-1ffed76a46098dc9a4081cfcf4cd5aa0d5ed0acb5726e524a58f9b01407061d13%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_pqid=1313230997&rft_id=info:pmid/&rft_ieee_id=6461470&rfr_iscdi=true