Loading…

Pt/Ba x Sr (1-x) TiO 3 /Pt Capacitor Technology for 0.15 µm Embedded Dynamic Random Access Memory

A novel capacitor technology has been developed for 0.15 µm embedded dynamic random access memory (DRAM). Platinum as electrodes and barium strontium titanate (BST) as dielectrics are used in the capacitor. The BST dielectrics is a stack of two layers. The nucleating bottom layer is deposited by spu...

Full description

Saved in:
Bibliographic Details
Published in:Japanese Journal of Applied Physics 2004-05, Vol.43 (5R), p.2457
Main Authors: Tsunemine, Yoshikazu, Okudaira, Tomonori, Kashihara, Keiichiro, Yutani, Akie, Shinkawata, Hiroki, Mazumder, Motaharul Kabir, Ohno, Yoshikazu, Yoneda, Masahiro, Okuno, Yasutoshi, Tsuzumitani, Akihiko, Ogawa, Hisashi, Mori, Yoshihiro
Format: Article
Language:English
Citations: Items that this one cites
Items that cite this one
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:A novel capacitor technology has been developed for 0.15 µm embedded dynamic random access memory (DRAM). Platinum as electrodes and barium strontium titanate (BST) as dielectrics are used in the capacitor. The BST dielectrics is a stack of two layers. The nucleating bottom layer is deposited by sputtering and the top bulk layer is deposited by chemical vapor deposition (CVD). The two-step deposition process is established with high reliability without N 2 high-temperature annealing. Moreover, both thermal stability and reductive stability of the BST capacitors are improved by introducing modulated oxygen-doping into the Pt top electrodes. The degradation mechanism of the BST capacitors by annealing in the back end process was revealed. Oxygen atoms doped into the top electrode diffuse to the interface between the bottom electrode and the metal nitride barrier layer, and oxidize the metal nitride. The modified BST capacitors maintained low leakage current and sufficient capacitance after 500°C N 2 annealing and 400°C H 2 annealing. These BST capacitors have been integrated into the 0.15 µm rule-embedded DRAM having a capacitor under bit-line (CUB) structure and four-level metallizations.
ISSN:0021-4922
1347-4065
DOI:10.1143/JJAP.43.2457