Loading…
A high-speed image acquisition system based on state machine and fast ADCs
The present work reports on the development of a digital system for image acquisition which is able to process two electric signals of amplitude varying between 0 and 10 V. The system correlates both signals in a two-dimensional histogram. X and Y coordinates for every event are derived from the amp...
Saved in:
Main Authors: | , , , , |
---|---|
Format: | Conference Proceeding |
Language: | English |
Subjects: | |
Online Access: | Request full text |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
cited_by | |
---|---|
cites | |
container_end_page | 688 vol.2 |
container_issue | |
container_start_page | 685 |
container_title | |
container_volume | 2 |
creator | Lima, H.P. Barbosa, A.F. Guedes, G.P. Farias, P.C.M.A. de Andrade Filho, L.M. |
description | The present work reports on the development of a digital system for image acquisition which is able to process two electric signals of amplitude varying between 0 and 10 V. The system correlates both signals in a two-dimensional histogram. X and Y coordinates for every event are derived from the amplitudes of the two coincident signals. The hardware basically consists of two analog-to-digital converters (ADCs), control electronics, and one 1M Static Random Access Memory (SRAM), implemented in a card that is plugged into any personal computer with an ISA bus. The data acquisition rate may be as high as 1.0 /spl times/ 10/sup 6/ events per second, and does not depend on the PC processor. The software code has been written in the Delphi environment using assembly routines. Image sizes may be chosen from 128 /spl times/ 128 to 1024 /spl times/ 1024 pixels and may be viewed in three-dimensional graphics. Images are shown to illustrate the applicability to two-dimensional position sensitive X-ray detectors. |
doi_str_mv | 10.1109/NSSMIC.2001.1009652 |
format | conference_proceeding |
fullrecord | <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_1009652</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>1009652</ieee_id><sourcerecordid>1009652</sourcerecordid><originalsourceid>FETCH-LOGICAL-i105t-360cc3fd98d8c9431ebb42783fa8ba365ff48a6b6c816ed1c901d8a5a93a9e203</originalsourceid><addsrcrecordid>eNotkM1OwzAQhC1-JELpE_TiF0hY_ySxj1GAUlTgUDhXG9tpjEgotTn07TGi0kqrmVmNPi0hCwYFY6BvXzab51VbcABWMABdlfyMZLys6xwU1-dkrmsFaUQtuOQXJGPJz0VVyityHcIHAAchZUaeGjr43ZCHvXOW-hF3jqL5_vHBR_810XAM0Y20w5DiPx0xOjqiGfyULidLewyRNndtuCGXPX4GNz_tGXl_uH9rH_P163LVNuvcMyhjggBjRG-1sspoKZjrOslrJXpUHSbEvpcKq64yilXOMqOBWYUlaoHaJewZWfz3eufcdn9I0Ifj9vQG8QugwE8F</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>A high-speed image acquisition system based on state machine and fast ADCs</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Lima, H.P. ; Barbosa, A.F. ; Guedes, G.P. ; Farias, P.C.M.A. ; de Andrade Filho, L.M.</creator><creatorcontrib>Lima, H.P. ; Barbosa, A.F. ; Guedes, G.P. ; Farias, P.C.M.A. ; de Andrade Filho, L.M.</creatorcontrib><description>The present work reports on the development of a digital system for image acquisition which is able to process two electric signals of amplitude varying between 0 and 10 V. The system correlates both signals in a two-dimensional histogram. X and Y coordinates for every event are derived from the amplitudes of the two coincident signals. The hardware basically consists of two analog-to-digital converters (ADCs), control electronics, and one 1M Static Random Access Memory (SRAM), implemented in a card that is plugged into any personal computer with an ISA bus. The data acquisition rate may be as high as 1.0 /spl times/ 10/sup 6/ events per second, and does not depend on the PC processor. The software code has been written in the Delphi environment using assembly routines. Image sizes may be chosen from 128 /spl times/ 128 to 1024 /spl times/ 1024 pixels and may be viewed in three-dimensional graphics. Images are shown to illustrate the applicability to two-dimensional position sensitive X-ray detectors.</description><identifier>ISSN: 1082-3654</identifier><identifier>ISBN: 9780780373242</identifier><identifier>ISBN: 0780373243</identifier><identifier>EISSN: 2577-0829</identifier><identifier>DOI: 10.1109/NSSMIC.2001.1009652</identifier><language>eng</language><publisher>IEEE</publisher><subject>Analog-digital conversion ; Data acquisition ; Digital systems ; Hardware ; Histograms ; Instruction sets ; Microcomputers ; Random access memory ; Signal processing ; SRAM chips</subject><ispartof>2001 IEEE Nuclear Science Symposium Conference Record (Cat. No.01CH37310), 2001, Vol.2, p.685-688 vol.2</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/1009652$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,4050,4051,27925,54555,54920,54932</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/1009652$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Lima, H.P.</creatorcontrib><creatorcontrib>Barbosa, A.F.</creatorcontrib><creatorcontrib>Guedes, G.P.</creatorcontrib><creatorcontrib>Farias, P.C.M.A.</creatorcontrib><creatorcontrib>de Andrade Filho, L.M.</creatorcontrib><title>A high-speed image acquisition system based on state machine and fast ADCs</title><title>2001 IEEE Nuclear Science Symposium Conference Record (Cat. No.01CH37310)</title><addtitle>NSSMIC</addtitle><description>The present work reports on the development of a digital system for image acquisition which is able to process two electric signals of amplitude varying between 0 and 10 V. The system correlates both signals in a two-dimensional histogram. X and Y coordinates for every event are derived from the amplitudes of the two coincident signals. The hardware basically consists of two analog-to-digital converters (ADCs), control electronics, and one 1M Static Random Access Memory (SRAM), implemented in a card that is plugged into any personal computer with an ISA bus. The data acquisition rate may be as high as 1.0 /spl times/ 10/sup 6/ events per second, and does not depend on the PC processor. The software code has been written in the Delphi environment using assembly routines. Image sizes may be chosen from 128 /spl times/ 128 to 1024 /spl times/ 1024 pixels and may be viewed in three-dimensional graphics. Images are shown to illustrate the applicability to two-dimensional position sensitive X-ray detectors.</description><subject>Analog-digital conversion</subject><subject>Data acquisition</subject><subject>Digital systems</subject><subject>Hardware</subject><subject>Histograms</subject><subject>Instruction sets</subject><subject>Microcomputers</subject><subject>Random access memory</subject><subject>Signal processing</subject><subject>SRAM chips</subject><issn>1082-3654</issn><issn>2577-0829</issn><isbn>9780780373242</isbn><isbn>0780373243</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2001</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><recordid>eNotkM1OwzAQhC1-JELpE_TiF0hY_ySxj1GAUlTgUDhXG9tpjEgotTn07TGi0kqrmVmNPi0hCwYFY6BvXzab51VbcABWMABdlfyMZLys6xwU1-dkrmsFaUQtuOQXJGPJz0VVyityHcIHAAchZUaeGjr43ZCHvXOW-hF3jqL5_vHBR_810XAM0Y20w5DiPx0xOjqiGfyULidLewyRNndtuCGXPX4GNz_tGXl_uH9rH_P163LVNuvcMyhjggBjRG-1sspoKZjrOslrJXpUHSbEvpcKq64yilXOMqOBWYUlaoHaJewZWfz3eufcdn9I0Ifj9vQG8QugwE8F</recordid><startdate>2001</startdate><enddate>2001</enddate><creator>Lima, H.P.</creator><creator>Barbosa, A.F.</creator><creator>Guedes, G.P.</creator><creator>Farias, P.C.M.A.</creator><creator>de Andrade Filho, L.M.</creator><general>IEEE</general><scope>6IE</scope><scope>6IH</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIO</scope></search><sort><creationdate>2001</creationdate><title>A high-speed image acquisition system based on state machine and fast ADCs</title><author>Lima, H.P. ; Barbosa, A.F. ; Guedes, G.P. ; Farias, P.C.M.A. ; de Andrade Filho, L.M.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i105t-360cc3fd98d8c9431ebb42783fa8ba365ff48a6b6c816ed1c901d8a5a93a9e203</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2001</creationdate><topic>Analog-digital conversion</topic><topic>Data acquisition</topic><topic>Digital systems</topic><topic>Hardware</topic><topic>Histograms</topic><topic>Instruction sets</topic><topic>Microcomputers</topic><topic>Random access memory</topic><topic>Signal processing</topic><topic>SRAM chips</topic><toplevel>online_resources</toplevel><creatorcontrib>Lima, H.P.</creatorcontrib><creatorcontrib>Barbosa, A.F.</creatorcontrib><creatorcontrib>Guedes, G.P.</creatorcontrib><creatorcontrib>Farias, P.C.M.A.</creatorcontrib><creatorcontrib>de Andrade Filho, L.M.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan (POP) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEL</collection><collection>IEEE Proceedings Order Plans (POP) 1998-present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Lima, H.P.</au><au>Barbosa, A.F.</au><au>Guedes, G.P.</au><au>Farias, P.C.M.A.</au><au>de Andrade Filho, L.M.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>A high-speed image acquisition system based on state machine and fast ADCs</atitle><btitle>2001 IEEE Nuclear Science Symposium Conference Record (Cat. No.01CH37310)</btitle><stitle>NSSMIC</stitle><date>2001</date><risdate>2001</risdate><volume>2</volume><spage>685</spage><epage>688 vol.2</epage><pages>685-688 vol.2</pages><issn>1082-3654</issn><eissn>2577-0829</eissn><isbn>9780780373242</isbn><isbn>0780373243</isbn><abstract>The present work reports on the development of a digital system for image acquisition which is able to process two electric signals of amplitude varying between 0 and 10 V. The system correlates both signals in a two-dimensional histogram. X and Y coordinates for every event are derived from the amplitudes of the two coincident signals. The hardware basically consists of two analog-to-digital converters (ADCs), control electronics, and one 1M Static Random Access Memory (SRAM), implemented in a card that is plugged into any personal computer with an ISA bus. The data acquisition rate may be as high as 1.0 /spl times/ 10/sup 6/ events per second, and does not depend on the PC processor. The software code has been written in the Delphi environment using assembly routines. Image sizes may be chosen from 128 /spl times/ 128 to 1024 /spl times/ 1024 pixels and may be viewed in three-dimensional graphics. Images are shown to illustrate the applicability to two-dimensional position sensitive X-ray detectors.</abstract><pub>IEEE</pub><doi>10.1109/NSSMIC.2001.1009652</doi></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 1082-3654 |
ispartof | 2001 IEEE Nuclear Science Symposium Conference Record (Cat. No.01CH37310), 2001, Vol.2, p.685-688 vol.2 |
issn | 1082-3654 2577-0829 |
language | eng |
recordid | cdi_ieee_primary_1009652 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Analog-digital conversion Data acquisition Digital systems Hardware Histograms Instruction sets Microcomputers Random access memory Signal processing SRAM chips |
title | A high-speed image acquisition system based on state machine and fast ADCs |
url | http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-04T01%3A33%3A28IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=A%20high-speed%20image%20acquisition%20system%20based%20on%20state%20machine%20and%20fast%20ADCs&rft.btitle=2001%20IEEE%20Nuclear%20Science%20Symposium%20Conference%20Record%20(Cat.%20No.01CH37310)&rft.au=Lima,%20H.P.&rft.date=2001&rft.volume=2&rft.spage=685&rft.epage=688%20vol.2&rft.pages=685-688%20vol.2&rft.issn=1082-3654&rft.eissn=2577-0829&rft.isbn=9780780373242&rft.isbn_list=0780373243&rft_id=info:doi/10.1109/NSSMIC.2001.1009652&rft_dat=%3Cieee_6IE%3E1009652%3C/ieee_6IE%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-i105t-360cc3fd98d8c9431ebb42783fa8ba365ff48a6b6c816ed1c901d8a5a93a9e203%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=1009652&rfr_iscdi=true |