Loading…

On Improving Defect Coverage of Stuck-at Fault Tests

Recently design for manufacturability (DFM) has been required to achieve higher process yield. Information obtained from silicon by testing and/or fault analysis is sometimes fed back for redesign of VLSI circuits. In this paper we propose a method to maximize defect coverage of a test set initially...

Full description

Saved in:
Bibliographic Details
Main Authors: Miyase, K., Terashima, K., Kajihara, S., Wen, X., Reddy, S.M.
Format: Conference Proceeding
Language:English
Subjects:
Online Access:Request full text
Tags: Add Tag
No Tags, Be the first to tag this record!
cited_by
cites
container_end_page 223
container_issue
container_start_page 216
container_title
container_volume
creator Miyase, K.
Terashima, K.
Kajihara, S.
Wen, X.
Reddy, S.M.
description Recently design for manufacturability (DFM) has been required to achieve higher process yield. Information obtained from silicon by testing and/or fault analysis is sometimes fed back for redesign of VLSI circuits. In this paper we propose a method to maximize defect coverage of a test set initially generated for stuck-at faults in a full scan sequential circuit by using feed back information from fault analysis. If a test set for more complex faults than stuck-at faults is generated, higher defect coverage would be obtained. Such a test set, however, would have a large number of test vectors, and hence the test costs would go up. The proposed method improves defect coverage of the test set by not adding new test vectors but modifying test vectors with the information obtained from fault analysis. Therefore there are no negative impacts on test data volume and test application time. The initial fault coverage for stuck-at faults of the test set is guaranteed with modified test vectors. In this paper we focus on detecting as many as possible non-feedback AND/OR-type bridging faults. Experimental results show that the proposed method significantly decreases the number of non-feedback AND/OR-type bridging faults undetected by a test set generated for stuck-at faults
doi_str_mv 10.1109/ATS.2005.84
format conference_proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_1575432</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>1575432</ieee_id><sourcerecordid>1575432</sourcerecordid><originalsourceid>FETCH-LOGICAL-i241t-d1ce4ed401243d468c2dc87d2644888d92c66a68fb5dd8f1a84d04ebe17cbad13</originalsourceid><addsrcrecordid>eNotzD1vwjAQAFCrH1KBdurYxX8gqc8-25cRpaVFQmIgnZFjX1BaICgJSP33Hcr0tifEM6gcQBWv82qTa6VsTngjJtp4n1lD7lZMlXeF1UhAd2ICiiDz3tgHMR2Gb6WUUYWZCFwf5fJw6rtLe9zJN244jrLsLtyHHcuukZvxHH-yMMpFOO9HWfEwDo_ivgn7gZ-uzsTX4r0qP7PV-mNZzldZqxHGLEFk5IQKNJqEjqJOkXzSDpGIUqGjc8FRU9uUqIFAmBRyzeBjHRKYmXj5f1tm3p769hD63y1Yb9Fo8wdwE0Sm</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>On Improving Defect Coverage of Stuck-at Fault Tests</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Miyase, K. ; Terashima, K. ; Kajihara, S. ; Wen, X. ; Reddy, S.M.</creator><creatorcontrib>Miyase, K. ; Terashima, K. ; Kajihara, S. ; Wen, X. ; Reddy, S.M.</creatorcontrib><description>Recently design for manufacturability (DFM) has been required to achieve higher process yield. Information obtained from silicon by testing and/or fault analysis is sometimes fed back for redesign of VLSI circuits. In this paper we propose a method to maximize defect coverage of a test set initially generated for stuck-at faults in a full scan sequential circuit by using feed back information from fault analysis. If a test set for more complex faults than stuck-at faults is generated, higher defect coverage would be obtained. Such a test set, however, would have a large number of test vectors, and hence the test costs would go up. The proposed method improves defect coverage of the test set by not adding new test vectors but modifying test vectors with the information obtained from fault analysis. Therefore there are no negative impacts on test data volume and test application time. The initial fault coverage for stuck-at faults of the test set is guaranteed with modified test vectors. In this paper we focus on detecting as many as possible non-feedback AND/OR-type bridging faults. Experimental results show that the proposed method significantly decreases the number of non-feedback AND/OR-type bridging faults undetected by a test set generated for stuck-at faults</description><identifier>ISSN: 1081-7735</identifier><identifier>ISBN: 0769524818</identifier><identifier>ISBN: 9780769524818</identifier><identifier>EISSN: 2377-5386</identifier><identifier>DOI: 10.1109/ATS.2005.84</identifier><language>eng</language><publisher>IEEE</publisher><subject>Circuit faults ; Circuit testing ; Design for manufacture ; Feeds ; Information analysis ; Manufacturing processes ; Sequential analysis ; Sequential circuits ; Silicon ; Very large scale integration</subject><ispartof>14th Asian Test Symposium (ATS'05), 2005, p.216-223</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/1575432$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,4050,4051,27925,54555,54920,54932</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/1575432$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Miyase, K.</creatorcontrib><creatorcontrib>Terashima, K.</creatorcontrib><creatorcontrib>Kajihara, S.</creatorcontrib><creatorcontrib>Wen, X.</creatorcontrib><creatorcontrib>Reddy, S.M.</creatorcontrib><title>On Improving Defect Coverage of Stuck-at Fault Tests</title><title>14th Asian Test Symposium (ATS'05)</title><addtitle>ATS</addtitle><description>Recently design for manufacturability (DFM) has been required to achieve higher process yield. Information obtained from silicon by testing and/or fault analysis is sometimes fed back for redesign of VLSI circuits. In this paper we propose a method to maximize defect coverage of a test set initially generated for stuck-at faults in a full scan sequential circuit by using feed back information from fault analysis. If a test set for more complex faults than stuck-at faults is generated, higher defect coverage would be obtained. Such a test set, however, would have a large number of test vectors, and hence the test costs would go up. The proposed method improves defect coverage of the test set by not adding new test vectors but modifying test vectors with the information obtained from fault analysis. Therefore there are no negative impacts on test data volume and test application time. The initial fault coverage for stuck-at faults of the test set is guaranteed with modified test vectors. In this paper we focus on detecting as many as possible non-feedback AND/OR-type bridging faults. Experimental results show that the proposed method significantly decreases the number of non-feedback AND/OR-type bridging faults undetected by a test set generated for stuck-at faults</description><subject>Circuit faults</subject><subject>Circuit testing</subject><subject>Design for manufacture</subject><subject>Feeds</subject><subject>Information analysis</subject><subject>Manufacturing processes</subject><subject>Sequential analysis</subject><subject>Sequential circuits</subject><subject>Silicon</subject><subject>Very large scale integration</subject><issn>1081-7735</issn><issn>2377-5386</issn><isbn>0769524818</isbn><isbn>9780769524818</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2005</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><recordid>eNotzD1vwjAQAFCrH1KBdurYxX8gqc8-25cRpaVFQmIgnZFjX1BaICgJSP33Hcr0tifEM6gcQBWv82qTa6VsTngjJtp4n1lD7lZMlXeF1UhAd2ICiiDz3tgHMR2Gb6WUUYWZCFwf5fJw6rtLe9zJN244jrLsLtyHHcuukZvxHH-yMMpFOO9HWfEwDo_ivgn7gZ-uzsTX4r0qP7PV-mNZzldZqxHGLEFk5IQKNJqEjqJOkXzSDpGIUqGjc8FRU9uUqIFAmBRyzeBjHRKYmXj5f1tm3p769hD63y1Yb9Fo8wdwE0Sm</recordid><startdate>2005</startdate><enddate>2005</enddate><creator>Miyase, K.</creator><creator>Terashima, K.</creator><creator>Kajihara, S.</creator><creator>Wen, X.</creator><creator>Reddy, S.M.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>2005</creationdate><title>On Improving Defect Coverage of Stuck-at Fault Tests</title><author>Miyase, K. ; Terashima, K. ; Kajihara, S. ; Wen, X. ; Reddy, S.M.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i241t-d1ce4ed401243d468c2dc87d2644888d92c66a68fb5dd8f1a84d04ebe17cbad13</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2005</creationdate><topic>Circuit faults</topic><topic>Circuit testing</topic><topic>Design for manufacture</topic><topic>Feeds</topic><topic>Information analysis</topic><topic>Manufacturing processes</topic><topic>Sequential analysis</topic><topic>Sequential circuits</topic><topic>Silicon</topic><topic>Very large scale integration</topic><toplevel>online_resources</toplevel><creatorcontrib>Miyase, K.</creatorcontrib><creatorcontrib>Terashima, K.</creatorcontrib><creatorcontrib>Kajihara, S.</creatorcontrib><creatorcontrib>Wen, X.</creatorcontrib><creatorcontrib>Reddy, S.M.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE/IET Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Miyase, K.</au><au>Terashima, K.</au><au>Kajihara, S.</au><au>Wen, X.</au><au>Reddy, S.M.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>On Improving Defect Coverage of Stuck-at Fault Tests</atitle><btitle>14th Asian Test Symposium (ATS'05)</btitle><stitle>ATS</stitle><date>2005</date><risdate>2005</risdate><spage>216</spage><epage>223</epage><pages>216-223</pages><issn>1081-7735</issn><eissn>2377-5386</eissn><isbn>0769524818</isbn><isbn>9780769524818</isbn><abstract>Recently design for manufacturability (DFM) has been required to achieve higher process yield. Information obtained from silicon by testing and/or fault analysis is sometimes fed back for redesign of VLSI circuits. In this paper we propose a method to maximize defect coverage of a test set initially generated for stuck-at faults in a full scan sequential circuit by using feed back information from fault analysis. If a test set for more complex faults than stuck-at faults is generated, higher defect coverage would be obtained. Such a test set, however, would have a large number of test vectors, and hence the test costs would go up. The proposed method improves defect coverage of the test set by not adding new test vectors but modifying test vectors with the information obtained from fault analysis. Therefore there are no negative impacts on test data volume and test application time. The initial fault coverage for stuck-at faults of the test set is guaranteed with modified test vectors. In this paper we focus on detecting as many as possible non-feedback AND/OR-type bridging faults. Experimental results show that the proposed method significantly decreases the number of non-feedback AND/OR-type bridging faults undetected by a test set generated for stuck-at faults</abstract><pub>IEEE</pub><doi>10.1109/ATS.2005.84</doi><tpages>8</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 1081-7735
ispartof 14th Asian Test Symposium (ATS'05), 2005, p.216-223
issn 1081-7735
2377-5386
language eng
recordid cdi_ieee_primary_1575432
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Circuit faults
Circuit testing
Design for manufacture
Feeds
Information analysis
Manufacturing processes
Sequential analysis
Sequential circuits
Silicon
Very large scale integration
title On Improving Defect Coverage of Stuck-at Fault Tests
url http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-06T12%3A09%3A37IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=On%20Improving%20Defect%20Coverage%20of%20Stuck-at%20Fault%20Tests&rft.btitle=14th%20Asian%20Test%20Symposium%20(ATS'05)&rft.au=Miyase,%20K.&rft.date=2005&rft.spage=216&rft.epage=223&rft.pages=216-223&rft.issn=1081-7735&rft.eissn=2377-5386&rft.isbn=0769524818&rft.isbn_list=9780769524818&rft_id=info:doi/10.1109/ATS.2005.84&rft_dat=%3Cieee_6IE%3E1575432%3C/ieee_6IE%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-i241t-d1ce4ed401243d468c2dc87d2644888d92c66a68fb5dd8f1a84d04ebe17cbad13%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=1575432&rfr_iscdi=true