Loading…

Leakage Power Reduction Techniques applied to 90-nm SoC Application Processor

At the 90-nm, leakage currents bring standby power to an unacceptable level and circuit level techniques become mandatory. However applying these techniques must be robust and practical. In this paper we focus not only on leakage reduction solutions but also on their deployment as a worldwide infras...

Full description

Saved in:
Bibliographic Details
Main Authors: Royannez, P., Mair, H., Dahan, F., Wagner, M., Streeter, M., Bouetel, L., Blasquez, J., Clasen, H., Semino, G., Dong, J., Scott, D., Pitts, B., Raibaut, C., Ko, U.
Format: Conference Proceeding
Language:English
Subjects:
Online Access:Request full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:At the 90-nm, leakage currents bring standby power to an unacceptable level and circuit level techniques become mandatory. However applying these techniques must be robust and practical. In this paper we focus not only on leakage reduction solutions but also on their deployment as a worldwide infrastructure as the added-value resides not only in the techniques themselves but also in the way they are implemented to build an efficient, re-usable, robust, low cost and portable platform. Techniques have been silicon proven on the 90-nm TI CMOS technology and is commonly used to design SoC with complexities over 100 million transistors
ISSN:2381-3555
2691-0462
DOI:10.1109/ICICDT.2006.220781