Loading…

An efficient software-controlled PLL for low-frequency applications

The concept of a software-controlled phase-locked loop (SCPLL) is presented. It is shown that SCPLLs can offer several advantages over pure hardware implementations. An example design of an SCPLL for a power converter controller is presented, and the experimental results are reported. This SCPLL can...

Full description

Saved in:
Bibliographic Details
Published in:IEEE transactions on industrial electronics (1982) 1988-05, Vol.35 (2), p.341-344
Main Authors: El-Amawy, A.A., Mirbod, A.
Format: Article
Language:English
Subjects:
Citations: Items that this one cites
Items that cite this one
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:The concept of a software-controlled phase-locked loop (SCPLL) is presented. It is shown that SCPLLs can offer several advantages over pure hardware implementations. An example design of an SCPLL for a power converter controller is presented, and the experimental results are reported. This SCPLL can efficiently substitute for the conventional hardware PLL used for timing and clock frequency multiplication in the control circuit of a power converter.< >
ISSN:0278-0046
1557-9948
DOI:10.1109/41.192669