Loading…

A systematic methodology to employ error-tolerance for yield improvement

Error-tolerance is an innovative concept that can significantly improve the yield of integrated circuits (IC's) by identifying defective yet acceptable chips. A systematic method to employ this concept, however, has not been addressed. In this paper, we propose a general methodology to systemat...

Full description

Saved in:
Bibliographic Details
Main Authors: Tong-Yu Hsieh, Kuen-Jong Lee, Chia-Lin Lu, Breuer, M.A.
Format: Conference Proceeding
Language:English
Subjects:
Online Access:Request full text
Tags: Add Tag
No Tags, Be the first to tag this record!
cited_by
cites
container_end_page 108
container_issue
container_start_page 105
container_title
container_volume
creator Tong-Yu Hsieh
Kuen-Jong Lee
Chia-Lin Lu
Breuer, M.A.
description Error-tolerance is an innovative concept that can significantly improve the yield of integrated circuits (IC's) by identifying defective yet acceptable chips. A systematic method to employ this concept, however, has not been addressed. In this paper, we propose a general methodology to systematically utilize error- tolerance for practical applications. The proposed methodology explores the error-tolerance features of target designs, evaluates the acceptability of defective chips, and predicts the yield improvement that can be achieved. To illustrate and validate the proposed methodology, we employ a discrete cosine transform (DCT) circuit that has been widely used in multimedia compression systems in a case study. By applying the proposed methodology to the DCT, an error-tolerant design flow is established. Proper attributes are determined for acceptability evaluation, and corresponding test methods are developed to identify acceptable chips. Experimental results show that one can easily specify various acceptability thresholds of the identified error-tolerable attributes to obtain different degrees of yield improvement, which validates the efficiency and effectiveness of the proposed methodology.
doi_str_mv 10.1109/VDAT.2008.4542423
format conference_proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_4542423</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>4542423</ieee_id><sourcerecordid>4542423</sourcerecordid><originalsourceid>FETCH-LOGICAL-g230t-850374fe7c9a61331bcd67b68558170dd50e42d654eb4ebcebbbd6cda31ef6293</originalsourceid><addsrcrecordid>eNpFUNtKw0AUXJGCtvYDxJf9gdSz9-Qx1EuFgi_V17KXkxpJumGzCPl7AxYcBmYGhnkYQu4ZbBiD6vHzqT5sOEC5kUpyycUVWbLZSKaZUdf_QZsFWc5FU4GqQNyQ9Th-wwyphFBwS3Y1HacxY29z62mP-SuG2MXTRHOk2A9dnCimFFORY4fJnj3SJiY6tdgF2vZDij_Y4znfkUVjuxHXF12Rj5fnw3ZX7N9f37b1vjhxAbkoFQgjGzS-spoJwZwP2jhdKlUyAyEoQMmDVhLdTI_OuaB9sIJho3klVuThb7dFxOOQ2t6m6Xi5QfwCrChP_Q</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>A systematic methodology to employ error-tolerance for yield improvement</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Tong-Yu Hsieh ; Kuen-Jong Lee ; Chia-Lin Lu ; Breuer, M.A.</creator><creatorcontrib>Tong-Yu Hsieh ; Kuen-Jong Lee ; Chia-Lin Lu ; Breuer, M.A.</creatorcontrib><description>Error-tolerance is an innovative concept that can significantly improve the yield of integrated circuits (IC's) by identifying defective yet acceptable chips. A systematic method to employ this concept, however, has not been addressed. In this paper, we propose a general methodology to systematically utilize error- tolerance for practical applications. The proposed methodology explores the error-tolerance features of target designs, evaluates the acceptability of defective chips, and predicts the yield improvement that can be achieved. To illustrate and validate the proposed methodology, we employ a discrete cosine transform (DCT) circuit that has been widely used in multimedia compression systems in a case study. By applying the proposed methodology to the DCT, an error-tolerant design flow is established. Proper attributes are determined for acceptability evaluation, and corresponding test methods are developed to identify acceptable chips. Experimental results show that one can easily specify various acceptability thresholds of the identified error-tolerable attributes to obtain different degrees of yield improvement, which validates the efficiency and effectiveness of the proposed methodology.</description><identifier>ISBN: 1424416167</identifier><identifier>ISBN: 9781424416165</identifier><identifier>EISBN: 1424416175</identifier><identifier>EISBN: 9781424416172</identifier><identifier>DOI: 10.1109/VDAT.2008.4542423</identifier><identifier>LCCN: 2007905903</identifier><language>eng</language><publisher>IEEE</publisher><subject>Circuit faults ; Circuit testing ; Consumer products ; Discrete cosine transforms ; Error analysis ; Integrated circuit yield ; Multimedia systems ; Test pattern generators ; Transform coding ; Video compression</subject><ispartof>2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT), 2008, p.105-108</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/4542423$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/4542423$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Tong-Yu Hsieh</creatorcontrib><creatorcontrib>Kuen-Jong Lee</creatorcontrib><creatorcontrib>Chia-Lin Lu</creatorcontrib><creatorcontrib>Breuer, M.A.</creatorcontrib><title>A systematic methodology to employ error-tolerance for yield improvement</title><title>2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT)</title><addtitle>VDAT</addtitle><description>Error-tolerance is an innovative concept that can significantly improve the yield of integrated circuits (IC's) by identifying defective yet acceptable chips. A systematic method to employ this concept, however, has not been addressed. In this paper, we propose a general methodology to systematically utilize error- tolerance for practical applications. The proposed methodology explores the error-tolerance features of target designs, evaluates the acceptability of defective chips, and predicts the yield improvement that can be achieved. To illustrate and validate the proposed methodology, we employ a discrete cosine transform (DCT) circuit that has been widely used in multimedia compression systems in a case study. By applying the proposed methodology to the DCT, an error-tolerant design flow is established. Proper attributes are determined for acceptability evaluation, and corresponding test methods are developed to identify acceptable chips. Experimental results show that one can easily specify various acceptability thresholds of the identified error-tolerable attributes to obtain different degrees of yield improvement, which validates the efficiency and effectiveness of the proposed methodology.</description><subject>Circuit faults</subject><subject>Circuit testing</subject><subject>Consumer products</subject><subject>Discrete cosine transforms</subject><subject>Error analysis</subject><subject>Integrated circuit yield</subject><subject>Multimedia systems</subject><subject>Test pattern generators</subject><subject>Transform coding</subject><subject>Video compression</subject><isbn>1424416167</isbn><isbn>9781424416165</isbn><isbn>1424416175</isbn><isbn>9781424416172</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2008</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><recordid>eNpFUNtKw0AUXJGCtvYDxJf9gdSz9-Qx1EuFgi_V17KXkxpJumGzCPl7AxYcBmYGhnkYQu4ZbBiD6vHzqT5sOEC5kUpyycUVWbLZSKaZUdf_QZsFWc5FU4GqQNyQ9Th-wwyphFBwS3Y1HacxY29z62mP-SuG2MXTRHOk2A9dnCimFFORY4fJnj3SJiY6tdgF2vZDij_Y4znfkUVjuxHXF12Rj5fnw3ZX7N9f37b1vjhxAbkoFQgjGzS-spoJwZwP2jhdKlUyAyEoQMmDVhLdTI_OuaB9sIJho3klVuThb7dFxOOQ2t6m6Xi5QfwCrChP_Q</recordid><startdate>200804</startdate><enddate>200804</enddate><creator>Tong-Yu Hsieh</creator><creator>Kuen-Jong Lee</creator><creator>Chia-Lin Lu</creator><creator>Breuer, M.A.</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>200804</creationdate><title>A systematic methodology to employ error-tolerance for yield improvement</title><author>Tong-Yu Hsieh ; Kuen-Jong Lee ; Chia-Lin Lu ; Breuer, M.A.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-g230t-850374fe7c9a61331bcd67b68558170dd50e42d654eb4ebcebbbd6cda31ef6293</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2008</creationdate><topic>Circuit faults</topic><topic>Circuit testing</topic><topic>Consumer products</topic><topic>Discrete cosine transforms</topic><topic>Error analysis</topic><topic>Integrated circuit yield</topic><topic>Multimedia systems</topic><topic>Test pattern generators</topic><topic>Transform coding</topic><topic>Video compression</topic><toplevel>online_resources</toplevel><creatorcontrib>Tong-Yu Hsieh</creatorcontrib><creatorcontrib>Kuen-Jong Lee</creatorcontrib><creatorcontrib>Chia-Lin Lu</creatorcontrib><creatorcontrib>Breuer, M.A.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE/IET Electronic Library</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Tong-Yu Hsieh</au><au>Kuen-Jong Lee</au><au>Chia-Lin Lu</au><au>Breuer, M.A.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>A systematic methodology to employ error-tolerance for yield improvement</atitle><btitle>2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT)</btitle><stitle>VDAT</stitle><date>2008-04</date><risdate>2008</risdate><spage>105</spage><epage>108</epage><pages>105-108</pages><isbn>1424416167</isbn><isbn>9781424416165</isbn><eisbn>1424416175</eisbn><eisbn>9781424416172</eisbn><abstract>Error-tolerance is an innovative concept that can significantly improve the yield of integrated circuits (IC's) by identifying defective yet acceptable chips. A systematic method to employ this concept, however, has not been addressed. In this paper, we propose a general methodology to systematically utilize error- tolerance for practical applications. The proposed methodology explores the error-tolerance features of target designs, evaluates the acceptability of defective chips, and predicts the yield improvement that can be achieved. To illustrate and validate the proposed methodology, we employ a discrete cosine transform (DCT) circuit that has been widely used in multimedia compression systems in a case study. By applying the proposed methodology to the DCT, an error-tolerant design flow is established. Proper attributes are determined for acceptability evaluation, and corresponding test methods are developed to identify acceptable chips. Experimental results show that one can easily specify various acceptability thresholds of the identified error-tolerable attributes to obtain different degrees of yield improvement, which validates the efficiency and effectiveness of the proposed methodology.</abstract><pub>IEEE</pub><doi>10.1109/VDAT.2008.4542423</doi><tpages>4</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISBN: 1424416167
ispartof 2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT), 2008, p.105-108
issn
language eng
recordid cdi_ieee_primary_4542423
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Circuit faults
Circuit testing
Consumer products
Discrete cosine transforms
Error analysis
Integrated circuit yield
Multimedia systems
Test pattern generators
Transform coding
Video compression
title A systematic methodology to employ error-tolerance for yield improvement
url http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T03%3A48%3A56IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=A%20systematic%20methodology%20to%20employ%20error-tolerance%20for%20yield%20improvement&rft.btitle=2008%20IEEE%20International%20Symposium%20on%20VLSI%20Design,%20Automation%20and%20Test%20(VLSI-DAT)&rft.au=Tong-Yu%20Hsieh&rft.date=2008-04&rft.spage=105&rft.epage=108&rft.pages=105-108&rft.isbn=1424416167&rft.isbn_list=9781424416165&rft_id=info:doi/10.1109/VDAT.2008.4542423&rft.eisbn=1424416175&rft.eisbn_list=9781424416172&rft_dat=%3Cieee_6IE%3E4542423%3C/ieee_6IE%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-g230t-850374fe7c9a61331bcd67b68558170dd50e42d654eb4ebcebbbd6cda31ef6293%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=4542423&rfr_iscdi=true