Loading…
Pragmatic design of gated-diode FinFET DRAMs
Scaling bulk CMOS SRAM technology for on-chip caches beyond the 22 nm node is questionable, on account of high leakage power consumption, performance degradation, and instability due to process variations. Recently, two/three transistor one gated-diode (2T/3T1D) DRAMs were proposed as alternatives t...
Saved in:
Main Authors: | , |
---|---|
Format: | Conference Proceeding |
Language: | English |
Subjects: | |
Online Access: | Request full text |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
cited_by | |
---|---|
cites | |
container_end_page | 397 |
container_issue | |
container_start_page | 390 |
container_title | |
container_volume | |
creator | Bhoj, A.N. Jha, N.K. |
description | Scaling bulk CMOS SRAM technology for on-chip caches beyond the 22 nm node is questionable, on account of high leakage power consumption, performance degradation, and instability due to process variations. Recently, two/three transistor one gated-diode (2T/3T1D) DRAMs were proposed as alternatives to address the SRAM variability problem, with an emphasis on high-activity embedded cache applications. They are highly competitive with an SRAM in terms of performance, while having a smaller power and area footprint at lower technology nodes. The current evolutionary trend in transistor structures is toward an era of multi-gate devices, which makes it necessary to identify design issues and advantages of gated-diode DRAMs implemented in a multi-gate technology. In this work, we address gated-diode DRAM design in FinFET technology using mixed-mode 2D-device simulations. We revisit the model of internal voltage gain in bulk gated-diodes and extend it to provide quantitative insight into designing Fin gated-diodes, i.e., gated-diodes in FinFET technology. To this effect, we propose FinFET variants of the bulk gated-diode configuration and identify parameters that are critical to enhancing the retention time and read current in 2T/3T1D FinFET DRAMs. Additionally, we show the superiority of 2T1D FinFET DRAM over 6T FinFET SRAM having pass-gate feedback (6T PGFB) and 2T1D bulk DRAM under the effect of variations using a quasi-Monte Carlo method implemented in FinE, an environment we have developed for double-gate circuit design that integrates Sentaurus TCAD from Synopsys with the Spice3-UFDG double-gate compact model from University of Florida under a single framework. Finally, we present a new tunable threshold gated-diode FinFET amplifier which uses an n-type gated-diode for voltage-boosting, along with a p-type gated-diode for zero-suppression. |
doi_str_mv | 10.1109/ICCD.2009.5413127 |
format | conference_proceeding |
fullrecord | <record><control><sourceid>ieee_CHZPO</sourceid><recordid>TN_cdi_ieee_primary_5413127</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5413127</ieee_id><sourcerecordid>5413127</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-8bc647229ab5c6c84da51e06b9475dc0595c153d8d95ed5020a3a8d9c873d03d3</originalsourceid><addsrcrecordid>eNpFj91KAzEUhOMfuNY-gHizD2DWc5Jzks1l2VotVBTR65JN0iViW9ntjW_vggXnZhg-GGaEuEGoEMHdL5tmXikAVzGhRmVPxBWSImJQNZ2KQrE10jhnzv6BU-eiQDBaGgK6FNNh-IRRxBo1F-Lutffd1h9yKGMacrcr95uy84cUZcz7mMpF3i0e3sv52-x5uBYXG_81pOnRJ-JjZM2TXL08LpvZSma0fJB1GwxZpZxvOZhQU_SMCUzryHIMwI4Dso51dJziOBK89mMItdURdNQTcfvXm1NK6-8-b33_sz6-1r98DkQ4</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Pragmatic design of gated-diode FinFET DRAMs</title><source>IEEE Xplore All Conference Series</source><creator>Bhoj, A.N. ; Jha, N.K.</creator><creatorcontrib>Bhoj, A.N. ; Jha, N.K.</creatorcontrib><description>Scaling bulk CMOS SRAM technology for on-chip caches beyond the 22 nm node is questionable, on account of high leakage power consumption, performance degradation, and instability due to process variations. Recently, two/three transistor one gated-diode (2T/3T1D) DRAMs were proposed as alternatives to address the SRAM variability problem, with an emphasis on high-activity embedded cache applications. They are highly competitive with an SRAM in terms of performance, while having a smaller power and area footprint at lower technology nodes. The current evolutionary trend in transistor structures is toward an era of multi-gate devices, which makes it necessary to identify design issues and advantages of gated-diode DRAMs implemented in a multi-gate technology. In this work, we address gated-diode DRAM design in FinFET technology using mixed-mode 2D-device simulations. We revisit the model of internal voltage gain in bulk gated-diodes and extend it to provide quantitative insight into designing Fin gated-diodes, i.e., gated-diodes in FinFET technology. To this effect, we propose FinFET variants of the bulk gated-diode configuration and identify parameters that are critical to enhancing the retention time and read current in 2T/3T1D FinFET DRAMs. Additionally, we show the superiority of 2T1D FinFET DRAM over 6T FinFET SRAM having pass-gate feedback (6T PGFB) and 2T1D bulk DRAM under the effect of variations using a quasi-Monte Carlo method implemented in FinE, an environment we have developed for double-gate circuit design that integrates Sentaurus TCAD from Synopsys with the Spice3-UFDG double-gate compact model from University of Florida under a single framework. Finally, we present a new tunable threshold gated-diode FinFET amplifier which uses an n-type gated-diode for voltage-boosting, along with a p-type gated-diode for zero-suppression.</description><identifier>ISSN: 1063-6404</identifier><identifier>ISBN: 1424450292</identifier><identifier>ISBN: 9781424450299</identifier><identifier>EISSN: 2576-6996</identifier><identifier>EISBN: 1424450284</identifier><identifier>EISBN: 9781424450282</identifier><identifier>DOI: 10.1109/ICCD.2009.5413127</identifier><language>eng</language><publisher>IEEE</publisher><subject>Capacitance-voltage characteristics ; CMOS technology ; Energy consumption ; FETs ; FinFETs ; Random access memory ; Space exploration ; Space technology ; Threshold voltage ; Tunable circuits and devices</subject><ispartof>2009 IEEE International Conference on Computer Design, 2009, p.390-397</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5413127$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,776,780,785,786,2052,27904,54533,54898,54910</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5413127$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Bhoj, A.N.</creatorcontrib><creatorcontrib>Jha, N.K.</creatorcontrib><title>Pragmatic design of gated-diode FinFET DRAMs</title><title>2009 IEEE International Conference on Computer Design</title><addtitle>ICCD</addtitle><description>Scaling bulk CMOS SRAM technology for on-chip caches beyond the 22 nm node is questionable, on account of high leakage power consumption, performance degradation, and instability due to process variations. Recently, two/three transistor one gated-diode (2T/3T1D) DRAMs were proposed as alternatives to address the SRAM variability problem, with an emphasis on high-activity embedded cache applications. They are highly competitive with an SRAM in terms of performance, while having a smaller power and area footprint at lower technology nodes. The current evolutionary trend in transistor structures is toward an era of multi-gate devices, which makes it necessary to identify design issues and advantages of gated-diode DRAMs implemented in a multi-gate technology. In this work, we address gated-diode DRAM design in FinFET technology using mixed-mode 2D-device simulations. We revisit the model of internal voltage gain in bulk gated-diodes and extend it to provide quantitative insight into designing Fin gated-diodes, i.e., gated-diodes in FinFET technology. To this effect, we propose FinFET variants of the bulk gated-diode configuration and identify parameters that are critical to enhancing the retention time and read current in 2T/3T1D FinFET DRAMs. Additionally, we show the superiority of 2T1D FinFET DRAM over 6T FinFET SRAM having pass-gate feedback (6T PGFB) and 2T1D bulk DRAM under the effect of variations using a quasi-Monte Carlo method implemented in FinE, an environment we have developed for double-gate circuit design that integrates Sentaurus TCAD from Synopsys with the Spice3-UFDG double-gate compact model from University of Florida under a single framework. Finally, we present a new tunable threshold gated-diode FinFET amplifier which uses an n-type gated-diode for voltage-boosting, along with a p-type gated-diode for zero-suppression.</description><subject>Capacitance-voltage characteristics</subject><subject>CMOS technology</subject><subject>Energy consumption</subject><subject>FETs</subject><subject>FinFETs</subject><subject>Random access memory</subject><subject>Space exploration</subject><subject>Space technology</subject><subject>Threshold voltage</subject><subject>Tunable circuits and devices</subject><issn>1063-6404</issn><issn>2576-6996</issn><isbn>1424450292</isbn><isbn>9781424450299</isbn><isbn>1424450284</isbn><isbn>9781424450282</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2009</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><recordid>eNpFj91KAzEUhOMfuNY-gHizD2DWc5Jzks1l2VotVBTR65JN0iViW9ntjW_vggXnZhg-GGaEuEGoEMHdL5tmXikAVzGhRmVPxBWSImJQNZ2KQrE10jhnzv6BU-eiQDBaGgK6FNNh-IRRxBo1F-Lutffd1h9yKGMacrcr95uy84cUZcz7mMpF3i0e3sv52-x5uBYXG_81pOnRJ-JjZM2TXL08LpvZSma0fJB1GwxZpZxvOZhQU_SMCUzryHIMwI4Dso51dJziOBK89mMItdURdNQTcfvXm1NK6-8-b33_sz6-1r98DkQ4</recordid><startdate>200910</startdate><enddate>200910</enddate><creator>Bhoj, A.N.</creator><creator>Jha, N.K.</creator><general>IEEE</general><scope>6IE</scope><scope>6IH</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIO</scope></search><sort><creationdate>200910</creationdate><title>Pragmatic design of gated-diode FinFET DRAMs</title><author>Bhoj, A.N. ; Jha, N.K.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-8bc647229ab5c6c84da51e06b9475dc0595c153d8d95ed5020a3a8d9c873d03d3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2009</creationdate><topic>Capacitance-voltage characteristics</topic><topic>CMOS technology</topic><topic>Energy consumption</topic><topic>FETs</topic><topic>FinFETs</topic><topic>Random access memory</topic><topic>Space exploration</topic><topic>Space technology</topic><topic>Threshold voltage</topic><topic>Tunable circuits and devices</topic><toplevel>online_resources</toplevel><creatorcontrib>Bhoj, A.N.</creatorcontrib><creatorcontrib>Jha, N.K.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan (POP) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE</collection><collection>IEEE Proceedings Order Plans (POP) 1998-present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Bhoj, A.N.</au><au>Jha, N.K.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Pragmatic design of gated-diode FinFET DRAMs</atitle><btitle>2009 IEEE International Conference on Computer Design</btitle><stitle>ICCD</stitle><date>2009-10</date><risdate>2009</risdate><spage>390</spage><epage>397</epage><pages>390-397</pages><issn>1063-6404</issn><eissn>2576-6996</eissn><isbn>1424450292</isbn><isbn>9781424450299</isbn><eisbn>1424450284</eisbn><eisbn>9781424450282</eisbn><abstract>Scaling bulk CMOS SRAM technology for on-chip caches beyond the 22 nm node is questionable, on account of high leakage power consumption, performance degradation, and instability due to process variations. Recently, two/three transistor one gated-diode (2T/3T1D) DRAMs were proposed as alternatives to address the SRAM variability problem, with an emphasis on high-activity embedded cache applications. They are highly competitive with an SRAM in terms of performance, while having a smaller power and area footprint at lower technology nodes. The current evolutionary trend in transistor structures is toward an era of multi-gate devices, which makes it necessary to identify design issues and advantages of gated-diode DRAMs implemented in a multi-gate technology. In this work, we address gated-diode DRAM design in FinFET technology using mixed-mode 2D-device simulations. We revisit the model of internal voltage gain in bulk gated-diodes and extend it to provide quantitative insight into designing Fin gated-diodes, i.e., gated-diodes in FinFET technology. To this effect, we propose FinFET variants of the bulk gated-diode configuration and identify parameters that are critical to enhancing the retention time and read current in 2T/3T1D FinFET DRAMs. Additionally, we show the superiority of 2T1D FinFET DRAM over 6T FinFET SRAM having pass-gate feedback (6T PGFB) and 2T1D bulk DRAM under the effect of variations using a quasi-Monte Carlo method implemented in FinE, an environment we have developed for double-gate circuit design that integrates Sentaurus TCAD from Synopsys with the Spice3-UFDG double-gate compact model from University of Florida under a single framework. Finally, we present a new tunable threshold gated-diode FinFET amplifier which uses an n-type gated-diode for voltage-boosting, along with a p-type gated-diode for zero-suppression.</abstract><pub>IEEE</pub><doi>10.1109/ICCD.2009.5413127</doi><tpages>8</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 1063-6404 |
ispartof | 2009 IEEE International Conference on Computer Design, 2009, p.390-397 |
issn | 1063-6404 2576-6996 |
language | eng |
recordid | cdi_ieee_primary_5413127 |
source | IEEE Xplore All Conference Series |
subjects | Capacitance-voltage characteristics CMOS technology Energy consumption FETs FinFETs Random access memory Space exploration Space technology Threshold voltage Tunable circuits and devices |
title | Pragmatic design of gated-diode FinFET DRAMs |
url | http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T02%3A21%3A59IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_CHZPO&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Pragmatic%20design%20of%20gated-diode%20FinFET%20DRAMs&rft.btitle=2009%20IEEE%20International%20Conference%20on%20Computer%20Design&rft.au=Bhoj,%20A.N.&rft.date=2009-10&rft.spage=390&rft.epage=397&rft.pages=390-397&rft.issn=1063-6404&rft.eissn=2576-6996&rft.isbn=1424450292&rft.isbn_list=9781424450299&rft_id=info:doi/10.1109/ICCD.2009.5413127&rft.eisbn=1424450284&rft.eisbn_list=9781424450282&rft_dat=%3Cieee_CHZPO%3E5413127%3C/ieee_CHZPO%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-i175t-8bc647229ab5c6c84da51e06b9475dc0595c153d8d95ed5020a3a8d9c873d03d3%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=5413127&rfr_iscdi=true |