Loading…
Ordering of analog specification tests based on parametric defect level estimation
This paper presents an approach for ordering analog specification (or functional) tests that is based on a statistical estimation of parametric defect level. A statistical model of n specification tests is obtained by applying a density estimation technique to a small sample of data (obtained from t...
Saved in:
Main Authors: | , , |
---|---|
Format: | Conference Proceeding |
Language: | English |
Subjects: | |
Online Access: | Request full text |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
cited_by | |
---|---|
cites | |
container_end_page | 306 |
container_issue | |
container_start_page | 301 |
container_title | |
container_volume | |
creator | Akkouche, Nourredine Mir, Salvador Simeu, Emmanuel |
description | This paper presents an approach for ordering analog specification (or functional) tests that is based on a statistical estimation of parametric defect level. A statistical model of n specification tests is obtained by applying a density estimation technique to a small sample of data (obtained from the initial phase of production testing or through Monte-Carlo simulation of the design). The statistical model is next sampled to generate a large population of synthetic devices from which specification tests can be ordered according to their impact on defect level by means of feature selection techniques. An optimal order can be obtained using the Branch and Bound method when n is relatively low. However, for larger values of n, heuristic methods such as genetic algorithms and floating search must be used which do not guarantee an optimal order. Since the value of n can reach several hundreds for advanced analog integrated devices, we have studied a heuristic algorithm that considers combinations of subsets of the overall test set. These subsets are easier to model and to order and a heuristic approach is used to form an overall order. This test ordering approach is evaluated for different artificial and experimental case-studies, including a fully differential operational amplifier. These case-studies are simple enough so that it is possible to compare the results obtained with the algorithm with an expected reference order. |
doi_str_mv | 10.1109/VTS.2010.5469546 |
format | conference_proceeding |
fullrecord | <record><control><sourceid>ieee_CHZPO</sourceid><recordid>TN_cdi_ieee_primary_5469546</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5469546</ieee_id><sourcerecordid>5469546</sourcerecordid><originalsourceid>FETCH-LOGICAL-h124t-825a10ea45663fb41a3db117f0ca870e065779ca115568781befadcf63d9aca63</originalsourceid><addsrcrecordid>eNpVUMlKA0EQbTcwxtwFL_0DE6umt5mjBKNCIKDRa6jpqY4tk4XpQfDvbTQXD0XxeEvxSogbhCki1Hfvq9dpCRkZbes8J2JSuwp1qbW1usJTMSqVMwWCUWf_uLo6F6McoQpA6y7FVUqfACUYDSPxsuxb7uNuI_dB0o66_UamA_sYoqch7ndy4DQk2VDiVmZ4oJ62PPTRy5YD-0F2_MWdzKq4_XVci4tAXeLJcY_F2_xhNXsqFsvH59n9ovjAUg9FVRpCYNLGWhUajaTaBtEF8FQ5YLDGudoTojG2ynUaDtT6YFVbkyerxuL2Lzcy8_rQ5_P99_r4HvUDtG5VKA</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Ordering of analog specification tests based on parametric defect level estimation</title><source>IEEE Xplore All Conference Series</source><creator>Akkouche, Nourredine ; Mir, Salvador ; Simeu, Emmanuel</creator><creatorcontrib>Akkouche, Nourredine ; Mir, Salvador ; Simeu, Emmanuel</creatorcontrib><description>This paper presents an approach for ordering analog specification (or functional) tests that is based on a statistical estimation of parametric defect level. A statistical model of n specification tests is obtained by applying a density estimation technique to a small sample of data (obtained from the initial phase of production testing or through Monte-Carlo simulation of the design). The statistical model is next sampled to generate a large population of synthetic devices from which specification tests can be ordered according to their impact on defect level by means of feature selection techniques. An optimal order can be obtained using the Branch and Bound method when n is relatively low. However, for larger values of n, heuristic methods such as genetic algorithms and floating search must be used which do not guarantee an optimal order. Since the value of n can reach several hundreds for advanced analog integrated devices, we have studied a heuristic algorithm that considers combinations of subsets of the overall test set. These subsets are easier to model and to order and a heuristic approach is used to form an overall order. This test ordering approach is evaluated for different artificial and experimental case-studies, including a fully differential operational amplifier. These case-studies are simple enough so that it is possible to compare the results obtained with the algorithm with an expected reference order.</description><identifier>ISSN: 1093-0167</identifier><identifier>ISBN: 9781424466498</identifier><identifier>ISBN: 1424466490</identifier><identifier>EISSN: 2375-1053</identifier><identifier>EISBN: 9781424466481</identifier><identifier>EISBN: 1424466504</identifier><identifier>EISBN: 9781424466504</identifier><identifier>EISBN: 1424466482</identifier><identifier>DOI: 10.1109/VTS.2010.5469546</identifier><language>eng</language><publisher>IEEE</publisher><subject>Analog test ; Circuit testing ; Cost function ; Data engineering ; density estimation ; Differential amplifiers ; feature selection ; Genetic algorithms ; Heuristic algorithms ; Operational amplifiers ; Production ; System testing ; test metrics ; test ordering ; Very large scale integration</subject><ispartof>2010 28th VLSI Test Symposium (VTS), 2010, p.301-306</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5469546$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54555,54920,54932</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5469546$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Akkouche, Nourredine</creatorcontrib><creatorcontrib>Mir, Salvador</creatorcontrib><creatorcontrib>Simeu, Emmanuel</creatorcontrib><title>Ordering of analog specification tests based on parametric defect level estimation</title><title>2010 28th VLSI Test Symposium (VTS)</title><addtitle>VTS</addtitle><description>This paper presents an approach for ordering analog specification (or functional) tests that is based on a statistical estimation of parametric defect level. A statistical model of n specification tests is obtained by applying a density estimation technique to a small sample of data (obtained from the initial phase of production testing or through Monte-Carlo simulation of the design). The statistical model is next sampled to generate a large population of synthetic devices from which specification tests can be ordered according to their impact on defect level by means of feature selection techniques. An optimal order can be obtained using the Branch and Bound method when n is relatively low. However, for larger values of n, heuristic methods such as genetic algorithms and floating search must be used which do not guarantee an optimal order. Since the value of n can reach several hundreds for advanced analog integrated devices, we have studied a heuristic algorithm that considers combinations of subsets of the overall test set. These subsets are easier to model and to order and a heuristic approach is used to form an overall order. This test ordering approach is evaluated for different artificial and experimental case-studies, including a fully differential operational amplifier. These case-studies are simple enough so that it is possible to compare the results obtained with the algorithm with an expected reference order.</description><subject>Analog test</subject><subject>Circuit testing</subject><subject>Cost function</subject><subject>Data engineering</subject><subject>density estimation</subject><subject>Differential amplifiers</subject><subject>feature selection</subject><subject>Genetic algorithms</subject><subject>Heuristic algorithms</subject><subject>Operational amplifiers</subject><subject>Production</subject><subject>System testing</subject><subject>test metrics</subject><subject>test ordering</subject><subject>Very large scale integration</subject><issn>1093-0167</issn><issn>2375-1053</issn><isbn>9781424466498</isbn><isbn>1424466490</isbn><isbn>9781424466481</isbn><isbn>1424466504</isbn><isbn>9781424466504</isbn><isbn>1424466482</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2010</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><recordid>eNpVUMlKA0EQbTcwxtwFL_0DE6umt5mjBKNCIKDRa6jpqY4tk4XpQfDvbTQXD0XxeEvxSogbhCki1Hfvq9dpCRkZbes8J2JSuwp1qbW1usJTMSqVMwWCUWf_uLo6F6McoQpA6y7FVUqfACUYDSPxsuxb7uNuI_dB0o66_UamA_sYoqch7ndy4DQk2VDiVmZ4oJ62PPTRy5YD-0F2_MWdzKq4_XVci4tAXeLJcY_F2_xhNXsqFsvH59n9ovjAUg9FVRpCYNLGWhUajaTaBtEF8FQ5YLDGudoTojG2ynUaDtT6YFVbkyerxuL2Lzcy8_rQ5_P99_r4HvUDtG5VKA</recordid><startdate>201004</startdate><enddate>201004</enddate><creator>Akkouche, Nourredine</creator><creator>Mir, Salvador</creator><creator>Simeu, Emmanuel</creator><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope></search><sort><creationdate>201004</creationdate><title>Ordering of analog specification tests based on parametric defect level estimation</title><author>Akkouche, Nourredine ; Mir, Salvador ; Simeu, Emmanuel</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-h124t-825a10ea45663fb41a3db117f0ca870e065779ca115568781befadcf63d9aca63</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2010</creationdate><topic>Analog test</topic><topic>Circuit testing</topic><topic>Cost function</topic><topic>Data engineering</topic><topic>density estimation</topic><topic>Differential amplifiers</topic><topic>feature selection</topic><topic>Genetic algorithms</topic><topic>Heuristic algorithms</topic><topic>Operational amplifiers</topic><topic>Production</topic><topic>System testing</topic><topic>test metrics</topic><topic>test ordering</topic><topic>Very large scale integration</topic><toplevel>online_resources</toplevel><creatorcontrib>Akkouche, Nourredine</creatorcontrib><creatorcontrib>Mir, Salvador</creatorcontrib><creatorcontrib>Simeu, Emmanuel</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Xplore</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Akkouche, Nourredine</au><au>Mir, Salvador</au><au>Simeu, Emmanuel</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Ordering of analog specification tests based on parametric defect level estimation</atitle><btitle>2010 28th VLSI Test Symposium (VTS)</btitle><stitle>VTS</stitle><date>2010-04</date><risdate>2010</risdate><spage>301</spage><epage>306</epage><pages>301-306</pages><issn>1093-0167</issn><eissn>2375-1053</eissn><isbn>9781424466498</isbn><isbn>1424466490</isbn><eisbn>9781424466481</eisbn><eisbn>1424466504</eisbn><eisbn>9781424466504</eisbn><eisbn>1424466482</eisbn><abstract>This paper presents an approach for ordering analog specification (or functional) tests that is based on a statistical estimation of parametric defect level. A statistical model of n specification tests is obtained by applying a density estimation technique to a small sample of data (obtained from the initial phase of production testing or through Monte-Carlo simulation of the design). The statistical model is next sampled to generate a large population of synthetic devices from which specification tests can be ordered according to their impact on defect level by means of feature selection techniques. An optimal order can be obtained using the Branch and Bound method when n is relatively low. However, for larger values of n, heuristic methods such as genetic algorithms and floating search must be used which do not guarantee an optimal order. Since the value of n can reach several hundreds for advanced analog integrated devices, we have studied a heuristic algorithm that considers combinations of subsets of the overall test set. These subsets are easier to model and to order and a heuristic approach is used to form an overall order. This test ordering approach is evaluated for different artificial and experimental case-studies, including a fully differential operational amplifier. These case-studies are simple enough so that it is possible to compare the results obtained with the algorithm with an expected reference order.</abstract><pub>IEEE</pub><doi>10.1109/VTS.2010.5469546</doi><tpages>6</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 1093-0167 |
ispartof | 2010 28th VLSI Test Symposium (VTS), 2010, p.301-306 |
issn | 1093-0167 2375-1053 |
language | eng |
recordid | cdi_ieee_primary_5469546 |
source | IEEE Xplore All Conference Series |
subjects | Analog test Circuit testing Cost function Data engineering density estimation Differential amplifiers feature selection Genetic algorithms Heuristic algorithms Operational amplifiers Production System testing test metrics test ordering Very large scale integration |
title | Ordering of analog specification tests based on parametric defect level estimation |
url | http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-29T18%3A40%3A53IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_CHZPO&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Ordering%20of%20analog%20specification%20tests%20based%20on%20parametric%20defect%20level%20estimation&rft.btitle=2010%2028th%20VLSI%20Test%20Symposium%20(VTS)&rft.au=Akkouche,%20Nourredine&rft.date=2010-04&rft.spage=301&rft.epage=306&rft.pages=301-306&rft.issn=1093-0167&rft.eissn=2375-1053&rft.isbn=9781424466498&rft.isbn_list=1424466490&rft_id=info:doi/10.1109/VTS.2010.5469546&rft.eisbn=9781424466481&rft.eisbn_list=1424466504&rft.eisbn_list=9781424466504&rft.eisbn_list=1424466482&rft_dat=%3Cieee_CHZPO%3E5469546%3C/ieee_CHZPO%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-h124t-825a10ea45663fb41a3db117f0ca870e065779ca115568781befadcf63d9aca63%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=5469546&rfr_iscdi=true |