Loading…
Variability-aware physical design techniques
Dealing with process and environmental variability became a great challenge for IC designers in the latest technology nodes. Digital circuits are designed in such a way that timing and power constraints are respected with minimum resource usage, to do that tight power and timing margins are desired....
Saved in:
Main Authors: | , |
---|---|
Format: | Conference Proceeding |
Language: | English |
Subjects: | |
Online Access: | Request full text |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Summary: | Dealing with process and environmental variability became a great challenge for IC designers in the latest technology nodes. Digital circuits are designed in such a way that timing and power constraints are respected with minimum resource usage, to do that tight power and timing margins are desired. If process and environmental variability are not accounted during the design stage power and timing margins may not be sufficient to accommodate variability effect. To guarantee robust operation physical design algorithms must account for the variability effect. This presentation gives an overview of some of the available techniques for designing variation tolerant circuits. Techniques for robust clock distribution and routing will be approached. |
---|---|
ISSN: | 2373-0862 |
DOI: | 10.1109/LATW.2010.5550347 |