Loading…

Analytical Gate Capacitance Modeling of III-V Nanowire Transistors

In this paper, we propose a physically based analytical model for the gate capacitance (CG) of III-V nanowire (NW) transistors. The model explicitly accounts for different terms that contribute to CG: the insulator capacitance, the finite density of states, and the charge distribution in the NW. It...

Full description

Saved in:
Bibliographic Details
Published in:IEEE transactions on electron devices 2013-05, Vol.60 (5), p.1590-1599
Main Authors: Marin, Enrique G., Ruiz, Francisco J. García, Tienda-Luna, Isabel María, Godoy, Andres, Gámiz, Francisco
Format: Article
Language:English
Subjects:
Citations: Items that this one cites
Items that cite this one
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:In this paper, we propose a physically based analytical model for the gate capacitance (CG) of III-V nanowire (NW) transistors. The model explicitly accounts for different terms that contribute to CG: the insulator capacitance, the finite density of states, and the charge distribution in the NW. It considers the 2-D quantum confinement of the carriers, the wavefunction penetration into the gate insulator, Fermi-Dirac statistics and the conduction band nonparabolicity, providing analytical expressions for all the capacitance contributions. Furthermore, the behavior and role of the density of states and the charge distribution in the NW are discussed for several materials and the influence of the wavefunction penetration into the gate insulator is also studied. We show that our analytical model is in very good agreement with the numerical solution for different device sizes and materials.
ISSN:0018-9383
1557-9646
DOI:10.1109/TED.2013.2250288