Loading…

Self-aligned contacts for 10nm FDSOI Node: From device to circuit evaluation

We propose an original architecture adapted to the 10nm transistor node (pitch 64nm) for FDSOI technology. This structure features self-aligned contacts and a gate capping dielectric layer preventing any short in case of lithographic misalignment of contacts. 2D simulations are carried out to quanti...

Full description

Saved in:
Bibliographic Details
Main Authors: Niebojewski, H., Le Royer, C., Morand, Y., Rozeau, O., Jaud, M-A, Barnola, S., Arvet, C., Pradelles, J., Bustos, J., Pedini, J. M., Dubois, E., Faynot, O.
Format: Conference Proceeding
Language:English
Subjects:
Online Access:Request full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:We propose an original architecture adapted to the 10nm transistor node (pitch 64nm) for FDSOI technology. This structure features self-aligned contacts and a gate capping dielectric layer preventing any short in case of lithographic misalignment of contacts. 2D simulations are carried out to quantify parasitic capacitances. Technological solutions are then proposed to optimize this key parameter. Consequences are evaluated at the device and circuit scale. It is shown that the use of low-k materials, such as airgap spacers, is a solid option to meet the 10nm node specifications.
ISSN:1078-621X
2577-2295
DOI:10.1109/S3S.2013.6716549