Loading…

Analysis of cell-aware test pattern effectiveness - A case study using a 32-bit automotive microcontroller

With the semiconductor manufacturing development following the trend into very-deep sub-micron technologies and thus making Moore's law a reality, the decrease in node size introduces new defect mechanisms in manufacturing. Still, the strict quality requirements especially related to the automo...

Full description

Saved in:
Bibliographic Details
Main Authors: Prabhu, Athul, Vorisek, Vlado, Lang, Helmut, Schumann, Thomas
Format: Conference Proceeding
Language:English
Subjects:
Online Access:Request full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:With the semiconductor manufacturing development following the trend into very-deep sub-micron technologies and thus making Moore's law a reality, the decrease in node size introduces new defect mechanisms in manufacturing. Still, the strict quality requirements especially related to the automotive industry stay the same. Traditional fault models like stuck-at and transition delay models which have been used for the digital logic of System-on-Chip designs may be successful in detecting most of the manufacturing defects, but not all of them. In this paper, the new Cell Aware fault model, which has been introduced by Mentor Graphics ® , is being evaluated for usage in the automotive design process of Freescale™. Using a state-of-the-art microcontroller product manufactured in a CMOS 55nm process technology, the fault model is evaluated for test coverage and test cost (pattern count) and compared against the traditional fault models used by Freescale. The analysis is carried out by performing several experiments, especially focusing on reducing the test pattern count overhead.
ISSN:1530-1877
1558-1780
DOI:10.1109/ETS.2014.6847826