Loading…

Logic characterization vehicle design reflection via layout rewiring

Continued scaling of semiconductor fabrication processes has made achieving yield targets increasingly difficult. The design and fabrication of various types of test vehicles is one approach for enabling fast yield learning. Recent work introduced the Carnegie Mellon logic characterization vehicle (...

Full description

Saved in:
Bibliographic Details
Main Authors: Fynan, Phillip, Zeye Liu, Niewenhuis, Benjamin, Mittal, Soumya, Strajwas, Marcin, Blanton, R. D. Shawn
Format: Conference Proceeding
Language:English
Subjects:
Online Access:Request full text
Tags: Add Tag
No Tags, Be the first to tag this record!
cited_by
cites
container_end_page 10
container_issue
container_start_page 1
container_title
container_volume
creator Fynan, Phillip
Zeye Liu
Niewenhuis, Benjamin
Mittal, Soumya
Strajwas, Marcin
Blanton, R. D. Shawn
description Continued scaling of semiconductor fabrication processes has made achieving yield targets increasingly difficult. The design and fabrication of various types of test vehicles is one approach for enabling fast yield learning. Recent work introduced the Carnegie Mellon logic characterization vehicle (CM-LCV). The CM-LCV design methodology uses regularity and existing testability theory to produce logic-based designs that are both highly testable and diagnosable. For the CM-LCV to be effective for yield learning, it must reflect the design characteristics of actual product layouts. Previous work enables incorporation of a standard-cell distribution derived from product designs into an LCV while simultaneously ensuring optimal testability. In this work, a new method is proposed for constructing a CM-LCV that reflects the design characteristics of a product through rewiring either the entire layout or some portion thereof. Four different approaches for rewiring are examined, and the results of each approach are evaluated using a variety of metrics. Experiment results reveal that a product layout can be easily rewired to construct an LCV with reasonable wirelength with reasonable CPU time. Rewiring has many advantages including the transformation of an actual product front-end to a logic-based test chip that has significant transparency to failure. Consequently, this means that front-end masks from an actual product can be re-used to create an effective LCV that is both more reflective and inexpensive to fabricate.
doi_str_mv 10.1109/TEST.2016.7805849
format conference_proceeding
fullrecord <record><control><sourceid>ieee_CHZPO</sourceid><recordid>TN_cdi_ieee_primary_7805849</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>7805849</ieee_id><sourcerecordid>7805849</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-21b7539dd4ba382afacdd8af7e4d1c3792b76bc65a043149c10553449876a7d83</originalsourceid><addsrcrecordid>eNotj81Kw0AURkdBsNY-gLiZF0ic_zuzlFqrEHBhXJebmUk6EhOZRKU-vUK7-uAcOPARcsNZyTlzd_XmtS4F46YEy7RV7oysHFiuDEgLIM05WQgJthBCs0tyNU3vjAmmBVuQh2rskqd-jxn9HHP6xTmNA_2O--T7SEOcUjfQHNs--qNJSHs8jF_zP_1JOQ3dNblosZ_i6rRL8va4qddPRfWyfV7fV0XioOdC8Aa0dCGoBqUV2KIPwWILUQXuJTjRgGm80ciU5Mp5zrSWSjkLBiFYuSS3x26KMe4-c_rAfNidTss_6c1LuA</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Logic characterization vehicle design reflection via layout rewiring</title><source>IEEE Xplore All Conference Series</source><creator>Fynan, Phillip ; Zeye Liu ; Niewenhuis, Benjamin ; Mittal, Soumya ; Strajwas, Marcin ; Blanton, R. D. Shawn</creator><creatorcontrib>Fynan, Phillip ; Zeye Liu ; Niewenhuis, Benjamin ; Mittal, Soumya ; Strajwas, Marcin ; Blanton, R. D. Shawn</creatorcontrib><description>Continued scaling of semiconductor fabrication processes has made achieving yield targets increasingly difficult. The design and fabrication of various types of test vehicles is one approach for enabling fast yield learning. Recent work introduced the Carnegie Mellon logic characterization vehicle (CM-LCV). The CM-LCV design methodology uses regularity and existing testability theory to produce logic-based designs that are both highly testable and diagnosable. For the CM-LCV to be effective for yield learning, it must reflect the design characteristics of actual product layouts. Previous work enables incorporation of a standard-cell distribution derived from product designs into an LCV while simultaneously ensuring optimal testability. In this work, a new method is proposed for constructing a CM-LCV that reflects the design characteristics of a product through rewiring either the entire layout or some portion thereof. Four different approaches for rewiring are examined, and the results of each approach are evaluated using a variety of metrics. Experiment results reveal that a product layout can be easily rewired to construct an LCV with reasonable wirelength with reasonable CPU time. Rewiring has many advantages including the transformation of an actual product front-end to a logic-based test chip that has significant transparency to failure. Consequently, this means that front-end masks from an actual product can be re-used to create an effective LCV that is both more reflective and inexpensive to fabricate.</description><identifier>EISSN: 2378-2250</identifier><identifier>EISBN: 9781467387736</identifier><identifier>EISBN: 1467387738</identifier><identifier>DOI: 10.1109/TEST.2016.7805849</identifier><language>eng</language><publisher>IEEE</publisher><subject>Benchmark testing ; Fabrication ; Layout ; Product design ; Random access memory ; Vehicles</subject><ispartof>2016 IEEE International Test Conference (ITC), 2016, p.1-10</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/7805849$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,27924,54554,54931</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/7805849$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Fynan, Phillip</creatorcontrib><creatorcontrib>Zeye Liu</creatorcontrib><creatorcontrib>Niewenhuis, Benjamin</creatorcontrib><creatorcontrib>Mittal, Soumya</creatorcontrib><creatorcontrib>Strajwas, Marcin</creatorcontrib><creatorcontrib>Blanton, R. D. Shawn</creatorcontrib><title>Logic characterization vehicle design reflection via layout rewiring</title><title>2016 IEEE International Test Conference (ITC)</title><addtitle>TEST</addtitle><description>Continued scaling of semiconductor fabrication processes has made achieving yield targets increasingly difficult. The design and fabrication of various types of test vehicles is one approach for enabling fast yield learning. Recent work introduced the Carnegie Mellon logic characterization vehicle (CM-LCV). The CM-LCV design methodology uses regularity and existing testability theory to produce logic-based designs that are both highly testable and diagnosable. For the CM-LCV to be effective for yield learning, it must reflect the design characteristics of actual product layouts. Previous work enables incorporation of a standard-cell distribution derived from product designs into an LCV while simultaneously ensuring optimal testability. In this work, a new method is proposed for constructing a CM-LCV that reflects the design characteristics of a product through rewiring either the entire layout or some portion thereof. Four different approaches for rewiring are examined, and the results of each approach are evaluated using a variety of metrics. Experiment results reveal that a product layout can be easily rewired to construct an LCV with reasonable wirelength with reasonable CPU time. Rewiring has many advantages including the transformation of an actual product front-end to a logic-based test chip that has significant transparency to failure. Consequently, this means that front-end masks from an actual product can be re-used to create an effective LCV that is both more reflective and inexpensive to fabricate.</description><subject>Benchmark testing</subject><subject>Fabrication</subject><subject>Layout</subject><subject>Product design</subject><subject>Random access memory</subject><subject>Vehicles</subject><issn>2378-2250</issn><isbn>9781467387736</isbn><isbn>1467387738</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2016</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><recordid>eNotj81Kw0AURkdBsNY-gLiZF0ic_zuzlFqrEHBhXJebmUk6EhOZRKU-vUK7-uAcOPARcsNZyTlzd_XmtS4F46YEy7RV7oysHFiuDEgLIM05WQgJthBCs0tyNU3vjAmmBVuQh2rskqd-jxn9HHP6xTmNA_2O--T7SEOcUjfQHNs--qNJSHs8jF_zP_1JOQ3dNblosZ_i6rRL8va4qddPRfWyfV7fV0XioOdC8Aa0dCGoBqUV2KIPwWILUQXuJTjRgGm80ciU5Mp5zrSWSjkLBiFYuSS3x26KMe4-c_rAfNidTss_6c1LuA</recordid><startdate>201611</startdate><enddate>201611</enddate><creator>Fynan, Phillip</creator><creator>Zeye Liu</creator><creator>Niewenhuis, Benjamin</creator><creator>Mittal, Soumya</creator><creator>Strajwas, Marcin</creator><creator>Blanton, R. D. Shawn</creator><general>IEEE</general><scope>6IE</scope><scope>6IH</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIO</scope></search><sort><creationdate>201611</creationdate><title>Logic characterization vehicle design reflection via layout rewiring</title><author>Fynan, Phillip ; Zeye Liu ; Niewenhuis, Benjamin ; Mittal, Soumya ; Strajwas, Marcin ; Blanton, R. D. Shawn</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-21b7539dd4ba382afacdd8af7e4d1c3792b76bc65a043149c10553449876a7d83</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2016</creationdate><topic>Benchmark testing</topic><topic>Fabrication</topic><topic>Layout</topic><topic>Product design</topic><topic>Random access memory</topic><topic>Vehicles</topic><toplevel>online_resources</toplevel><creatorcontrib>Fynan, Phillip</creatorcontrib><creatorcontrib>Zeye Liu</creatorcontrib><creatorcontrib>Niewenhuis, Benjamin</creatorcontrib><creatorcontrib>Mittal, Soumya</creatorcontrib><creatorcontrib>Strajwas, Marcin</creatorcontrib><creatorcontrib>Blanton, R. D. Shawn</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan (POP) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP) 1998-present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Fynan, Phillip</au><au>Zeye Liu</au><au>Niewenhuis, Benjamin</au><au>Mittal, Soumya</au><au>Strajwas, Marcin</au><au>Blanton, R. D. Shawn</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Logic characterization vehicle design reflection via layout rewiring</atitle><btitle>2016 IEEE International Test Conference (ITC)</btitle><stitle>TEST</stitle><date>2016-11</date><risdate>2016</risdate><spage>1</spage><epage>10</epage><pages>1-10</pages><eissn>2378-2250</eissn><eisbn>9781467387736</eisbn><eisbn>1467387738</eisbn><abstract>Continued scaling of semiconductor fabrication processes has made achieving yield targets increasingly difficult. The design and fabrication of various types of test vehicles is one approach for enabling fast yield learning. Recent work introduced the Carnegie Mellon logic characterization vehicle (CM-LCV). The CM-LCV design methodology uses regularity and existing testability theory to produce logic-based designs that are both highly testable and diagnosable. For the CM-LCV to be effective for yield learning, it must reflect the design characteristics of actual product layouts. Previous work enables incorporation of a standard-cell distribution derived from product designs into an LCV while simultaneously ensuring optimal testability. In this work, a new method is proposed for constructing a CM-LCV that reflects the design characteristics of a product through rewiring either the entire layout or some portion thereof. Four different approaches for rewiring are examined, and the results of each approach are evaluated using a variety of metrics. Experiment results reveal that a product layout can be easily rewired to construct an LCV with reasonable wirelength with reasonable CPU time. Rewiring has many advantages including the transformation of an actual product front-end to a logic-based test chip that has significant transparency to failure. Consequently, this means that front-end masks from an actual product can be re-used to create an effective LCV that is both more reflective and inexpensive to fabricate.</abstract><pub>IEEE</pub><doi>10.1109/TEST.2016.7805849</doi><tpages>10</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier EISSN: 2378-2250
ispartof 2016 IEEE International Test Conference (ITC), 2016, p.1-10
issn 2378-2250
language eng
recordid cdi_ieee_primary_7805849
source IEEE Xplore All Conference Series
subjects Benchmark testing
Fabrication
Layout
Product design
Random access memory
Vehicles
title Logic characterization vehicle design reflection via layout rewiring
url http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-08T20%3A51%3A53IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_CHZPO&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Logic%20characterization%20vehicle%20design%20reflection%20via%20layout%20rewiring&rft.btitle=2016%20IEEE%20International%20Test%20Conference%20(ITC)&rft.au=Fynan,%20Phillip&rft.date=2016-11&rft.spage=1&rft.epage=10&rft.pages=1-10&rft.eissn=2378-2250&rft_id=info:doi/10.1109/TEST.2016.7805849&rft.eisbn=9781467387736&rft.eisbn_list=1467387738&rft_dat=%3Cieee_CHZPO%3E7805849%3C/ieee_CHZPO%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-i175t-21b7539dd4ba382afacdd8af7e4d1c3792b76bc65a043149c10553449876a7d83%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=7805849&rfr_iscdi=true