Loading…
A methodology for power efficient partitioning of data-dominated algorithm specifications within performance constraints
A methodology for power efficient partitioning of real-time data-dominated system specifications is presented. The proposed methodology aims at reducing the memory requirements in realizations of such applications by applying extensive code transformations in the initial system specification before...
Saved in:
Main Authors: | , , , , |
---|---|
Format: | Conference Proceeding |
Language: | English |
Subjects: | |
Citations: | Items that cite this one |
Online Access: | Request full text |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
cited_by | cdi_FETCH-LOGICAL-a1624-9dd30ef5385b17468a4ff153a940b05824a2a8db0d333f41835abaa072f8d5953 |
---|---|
cites | |
container_end_page | 272 |
container_issue | |
container_start_page | 270 |
container_title | |
container_volume | |
creator | Masselos, K. Danckaert, K. Catthoor, F. Goutis, C. E. DeMan, H. |
description | A methodology for power efficient partitioning of real-time data-dominated system specifications is presented. The proposed methodology aims at reducing the memory requirements in realizations of such applications by applying extensive code transformations in the initial system specification before partitioning over processors. This reorganization basically aligns the data production and consumption between the different procedures of the initial specification thus reducing the memory size requirements (and the resulting power) of the system's realizations especially those in the interfaces between different processors. The main novel contribution is that performance issues are explicitly taken into account during power oriented system-level transformations. The proposed methodology can be applied both in a parallel (programmable) processor context and also in heterogeneous hardware-software architectures. |
doi_str_mv | 10.1145/313817.313946 |
format | conference_proceeding |
fullrecord | <record><control><sourceid>proquest_6IE</sourceid><recordid>TN_cdi_ieee_primary_799455</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>799455</ieee_id><sourcerecordid>31327884</sourcerecordid><originalsourceid>FETCH-LOGICAL-a1624-9dd30ef5385b17468a4ff153a940b05824a2a8db0d333f41835abaa072f8d5953</originalsourceid><addsrcrecordid>eNqFkL1PwzAQxSMhJKB0ZGHyxERLHNuNM1YVX1IlFpDYrEt8bg1JHGxXpf89roLEyC2ne_e7d9LLsiuazynl4o5RJmk5T63ii5PsggpJaZrY-1k2DeEjTyWE5NXiPPtekg7j1mnXus2BGOfJ4PboCRpjG4t9JAP4aKN1ve03xBmiIcJMu872EFETaDfO27jtSBiwsekKjnAg-yTangzok2sHfYOkSXr0YPsYLrNTA23A6W-fZG8P96-rp9n65fF5tVzPgC4KPqu0ZjkawaSoackXErgxVDCoeF7nQhYcCpC6zjVjzHAqmYAaIC8LI7WoBJtkN6Pv4N3XDkNUnQ0Nti306HZBpVyKUkqewOsRtIioBm878AdVVhUXR5fbcQlNp2rnPoOiuTqmrca01Zi2qr1F8_f0H5z9AMwfgZs</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype><pqid>31327884</pqid></control><display><type>conference_proceeding</type><title>A methodology for power efficient partitioning of data-dominated algorithm specifications within performance constraints</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Masselos, K. ; Danckaert, K. ; Catthoor, F. ; Goutis, C. E. ; DeMan, H.</creator><creatorcontrib>Masselos, K. ; Danckaert, K. ; Catthoor, F. ; Goutis, C. E. ; DeMan, H.</creatorcontrib><description>A methodology for power efficient partitioning of real-time data-dominated system specifications is presented. The proposed methodology aims at reducing the memory requirements in realizations of such applications by applying extensive code transformations in the initial system specification before partitioning over processors. This reorganization basically aligns the data production and consumption between the different procedures of the initial specification thus reducing the memory size requirements (and the resulting power) of the system's realizations especially those in the interfaces between different processors. The main novel contribution is that performance issues are explicitly taken into account during power oriented system-level transformations. The proposed methodology can be applied both in a parallel (programmable) processor context and also in heterogeneous hardware-software architectures.</description><identifier>ISBN: 158113133X</identifier><identifier>ISBN: 9781581131338</identifier><identifier>DOI: 10.1145/313817.313946</identifier><language>eng</language><publisher>New York, NY, USA: ACM</publisher><subject>Algorithm design and analysis ; Applied computing -- Computers in other domains -- Personal computers and PC applications ; Applied computing -- Physical sciences and engineering -- Electronics ; Computer systems organization -- Dependable and fault-tolerant systems and networks ; Computer systems organization -- Embedded and cyber-physical systems ; Computer systems organization -- Real-time systems ; Context ; Costs ; Energy consumption ; General and reference -- Cross-computing tools and techniques -- Performance ; Laboratories ; Load management ; Networks -- Network performance evaluation ; Partitioning algorithms ; Production systems ; Real time systems ; Very large scale integration</subject><ispartof>Low Power Electronics and Design 1999: Proceedings of the 1999 International Symposium, 1999, p.270-272</ispartof><rights>1999 ACM</rights><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-a1624-9dd30ef5385b17468a4ff153a940b05824a2a8db0d333f41835abaa072f8d5953</citedby></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/799455$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,4050,4051,27925,54920</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/799455$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Masselos, K.</creatorcontrib><creatorcontrib>Danckaert, K.</creatorcontrib><creatorcontrib>Catthoor, F.</creatorcontrib><creatorcontrib>Goutis, C. E.</creatorcontrib><creatorcontrib>DeMan, H.</creatorcontrib><title>A methodology for power efficient partitioning of data-dominated algorithm specifications within performance constraints</title><title>Low Power Electronics and Design 1999: Proceedings of the 1999 International Symposium</title><addtitle>LPE</addtitle><description>A methodology for power efficient partitioning of real-time data-dominated system specifications is presented. The proposed methodology aims at reducing the memory requirements in realizations of such applications by applying extensive code transformations in the initial system specification before partitioning over processors. This reorganization basically aligns the data production and consumption between the different procedures of the initial specification thus reducing the memory size requirements (and the resulting power) of the system's realizations especially those in the interfaces between different processors. The main novel contribution is that performance issues are explicitly taken into account during power oriented system-level transformations. The proposed methodology can be applied both in a parallel (programmable) processor context and also in heterogeneous hardware-software architectures.</description><subject>Algorithm design and analysis</subject><subject>Applied computing -- Computers in other domains -- Personal computers and PC applications</subject><subject>Applied computing -- Physical sciences and engineering -- Electronics</subject><subject>Computer systems organization -- Dependable and fault-tolerant systems and networks</subject><subject>Computer systems organization -- Embedded and cyber-physical systems</subject><subject>Computer systems organization -- Real-time systems</subject><subject>Context</subject><subject>Costs</subject><subject>Energy consumption</subject><subject>General and reference -- Cross-computing tools and techniques -- Performance</subject><subject>Laboratories</subject><subject>Load management</subject><subject>Networks -- Network performance evaluation</subject><subject>Partitioning algorithms</subject><subject>Production systems</subject><subject>Real time systems</subject><subject>Very large scale integration</subject><isbn>158113133X</isbn><isbn>9781581131338</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>1999</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><recordid>eNqFkL1PwzAQxSMhJKB0ZGHyxERLHNuNM1YVX1IlFpDYrEt8bg1JHGxXpf89roLEyC2ne_e7d9LLsiuazynl4o5RJmk5T63ii5PsggpJaZrY-1k2DeEjTyWE5NXiPPtekg7j1mnXus2BGOfJ4PboCRpjG4t9JAP4aKN1ve03xBmiIcJMu872EFETaDfO27jtSBiwsekKjnAg-yTangzok2sHfYOkSXr0YPsYLrNTA23A6W-fZG8P96-rp9n65fF5tVzPgC4KPqu0ZjkawaSoackXErgxVDCoeF7nQhYcCpC6zjVjzHAqmYAaIC8LI7WoBJtkN6Pv4N3XDkNUnQ0Nti306HZBpVyKUkqewOsRtIioBm878AdVVhUXR5fbcQlNp2rnPoOiuTqmrca01Zi2qr1F8_f0H5z9AMwfgZs</recordid><startdate>19990817</startdate><enddate>19990817</enddate><creator>Masselos, K.</creator><creator>Danckaert, K.</creator><creator>Catthoor, F.</creator><creator>Goutis, C. E.</creator><creator>DeMan, H.</creator><general>ACM</general><general>IEEE</general><scope>6IE</scope><scope>6IL</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIL</scope><scope>7SC</scope><scope>8FD</scope><scope>JQ2</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope></search><sort><creationdate>19990817</creationdate><title>A methodology for power efficient partitioning of data-dominated algorithm specifications within performance constraints</title><author>Masselos, K. ; Danckaert, K. ; Catthoor, F. ; Goutis, C. E. ; DeMan, H.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-a1624-9dd30ef5385b17468a4ff153a940b05824a2a8db0d333f41835abaa072f8d5953</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>1999</creationdate><topic>Algorithm design and analysis</topic><topic>Applied computing -- Computers in other domains -- Personal computers and PC applications</topic><topic>Applied computing -- Physical sciences and engineering -- Electronics</topic><topic>Computer systems organization -- Dependable and fault-tolerant systems and networks</topic><topic>Computer systems organization -- Embedded and cyber-physical systems</topic><topic>Computer systems organization -- Real-time systems</topic><topic>Context</topic><topic>Costs</topic><topic>Energy consumption</topic><topic>General and reference -- Cross-computing tools and techniques -- Performance</topic><topic>Laboratories</topic><topic>Load management</topic><topic>Networks -- Network performance evaluation</topic><topic>Partitioning algorithms</topic><topic>Production systems</topic><topic>Real time systems</topic><topic>Very large scale integration</topic><toplevel>online_resources</toplevel><creatorcontrib>Masselos, K.</creatorcontrib><creatorcontrib>Danckaert, K.</creatorcontrib><creatorcontrib>Catthoor, F.</creatorcontrib><creatorcontrib>Goutis, C. E.</creatorcontrib><creatorcontrib>DeMan, H.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE Electronic Library (IEL)</collection><collection>IEEE Proceedings Order Plans (POP All) 1998-Present</collection><collection>Computer and Information Systems Abstracts</collection><collection>Technology Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts – Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Masselos, K.</au><au>Danckaert, K.</au><au>Catthoor, F.</au><au>Goutis, C. E.</au><au>DeMan, H.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>A methodology for power efficient partitioning of data-dominated algorithm specifications within performance constraints</atitle><btitle>Low Power Electronics and Design 1999: Proceedings of the 1999 International Symposium</btitle><stitle>LPE</stitle><date>1999-08-17</date><risdate>1999</risdate><spage>270</spage><epage>272</epage><pages>270-272</pages><isbn>158113133X</isbn><isbn>9781581131338</isbn><abstract>A methodology for power efficient partitioning of real-time data-dominated system specifications is presented. The proposed methodology aims at reducing the memory requirements in realizations of such applications by applying extensive code transformations in the initial system specification before partitioning over processors. This reorganization basically aligns the data production and consumption between the different procedures of the initial specification thus reducing the memory size requirements (and the resulting power) of the system's realizations especially those in the interfaces between different processors. The main novel contribution is that performance issues are explicitly taken into account during power oriented system-level transformations. The proposed methodology can be applied both in a parallel (programmable) processor context and also in heterogeneous hardware-software architectures.</abstract><cop>New York, NY, USA</cop><pub>ACM</pub><doi>10.1145/313817.313946</doi><tpages>3</tpages></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISBN: 158113133X |
ispartof | Low Power Electronics and Design 1999: Proceedings of the 1999 International Symposium, 1999, p.270-272 |
issn | |
language | eng |
recordid | cdi_ieee_primary_799455 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Algorithm design and analysis Applied computing -- Computers in other domains -- Personal computers and PC applications Applied computing -- Physical sciences and engineering -- Electronics Computer systems organization -- Dependable and fault-tolerant systems and networks Computer systems organization -- Embedded and cyber-physical systems Computer systems organization -- Real-time systems Context Costs Energy consumption General and reference -- Cross-computing tools and techniques -- Performance Laboratories Load management Networks -- Network performance evaluation Partitioning algorithms Production systems Real time systems Very large scale integration |
title | A methodology for power efficient partitioning of data-dominated algorithm specifications within performance constraints |
url | http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-04T05%3A01%3A49IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=A%20methodology%20for%20power%20efficient%20partitioning%20of%20data-dominated%20algorithm%20specifications%20within%20performance%20constraints&rft.btitle=Low%20Power%20Electronics%20and%20Design%201999:%20Proceedings%20of%20the%201999%20International%20Symposium&rft.au=Masselos,%20K.&rft.date=1999-08-17&rft.spage=270&rft.epage=272&rft.pages=270-272&rft.isbn=158113133X&rft.isbn_list=9781581131338&rft_id=info:doi/10.1145/313817.313946&rft_dat=%3Cproquest_6IE%3E31327884%3C/proquest_6IE%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-a1624-9dd30ef5385b17468a4ff153a940b05824a2a8db0d333f41835abaa072f8d5953%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_pqid=31327884&rft_id=info:pmid/&rft_ieee_id=799455&rfr_iscdi=true |