Loading…
An Incremental-ΔΣ ADC With 106-dB DR for Reconfigurable Class-D Audio Amplifiers
This brief presents a hybrid ADC, by combining an incremental converter with a delta-sigma modulator ( \Delta \Sigma \text{M} ) to achieve a high-dynamic response, intended for audio applications. The circuit uses a 'zero + first'-order incremental converter with a 4-b quantizer and a thir...
Saved in:
Published in: | IEEE transactions on circuits and systems. II, Express briefs Express briefs, 2022-03, Vol.69 (3), p.929-933 |
---|---|
Main Authors: | , , , , |
Format: | Article |
Language: | English |
Subjects: | |
Citations: | Items that this one cites |
Online Access: | Get full text |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
cited_by | |
---|---|
cites | cdi_FETCH-LOGICAL-c917-4967b1c74f096524d060e2726913cb85d637a44873f6c59fd08c0dc2127acaf73 |
container_end_page | 933 |
container_issue | 3 |
container_start_page | 929 |
container_title | IEEE transactions on circuits and systems. II, Express briefs |
container_volume | 69 |
creator | Qureshi, Waqar Ahmed Salimath, Arunkumar Botti, Edoardo Maloberti, Franco Bonizzoni, Edoardo |
description | This brief presents a hybrid ADC, by combining an incremental converter with a delta-sigma modulator ( \Delta \Sigma \text{M} ) to achieve a high-dynamic response, intended for audio applications. The circuit uses a 'zero + first'-order incremental converter with a 4-b quantizer and a third-order \Delta \Sigma \text{M} . Combining the two binary outputs generates a 576-kHz 6-bit binary flow for directly driving a class-D amplifier. A 4-bit flash used in the incremental running at 1/16 the clock frequency and a one-shift DEM technique compensate for the capacitive mismatch and cancel its effect for input signals lower than −35 dB _{FS} . The proposed ADC, fabricated in a 0.18- \mu \text{m} CMOS process, occupies an active area of 1.2 mm 2 and consumes 7.2 mW with a 1.8-V supply. The circuit achieves an SNR/SNDR/DR of 96.8/94.45/106 dB for a 21-kHz signal bandwidth. |
doi_str_mv | 10.1109/TCSII.2021.3130426 |
format | article |
fullrecord | <record><control><sourceid>proquest_ieee_</sourceid><recordid>TN_cdi_ieee_primary_9626137</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>9626137</ieee_id><sourcerecordid>2639931537</sourcerecordid><originalsourceid>FETCH-LOGICAL-c917-4967b1c74f096524d060e2726913cb85d637a44873f6c59fd08c0dc2127acaf73</originalsourceid><addsrcrecordid>eNo9kEtOwzAURS0EEqWwAZhYYuziX-x4GFI-kSohlUoMLdexwVWaFLsZsA92wH66JhpaMXp3cM990gHgmuAJIVjdLcrXqppQTMmEEYY5FSdgRLIsR0wqcjpkrpCUXJ6Di5RWGFOFGR2BedHCqrXRrV27NQ3afe9-YDEt4VvYfkCCBarv4XQOfRfh3Nmu9eG9j2bZOFg2JiU0hUVfhw4W600TfHAxXYIzb5rkro53DBaPD4vyGc1enqqymCGriERcCbkkVnKPlcgor7HAjkoqFGF2mWe1YNJwnkvmhc2Ur3FucW0podJY4yUbg9vD7CZ2n71LW73q-tjuP2oqmFKMZGxo0UPLxi6l6LzexLA28UsTrAd1-k-dHtTpo7o9dHOAgnPuH1CCCrKf_AVjI2gZ</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2639931537</pqid></control><display><type>article</type><title>An Incremental-ΔΣ ADC With 106-dB DR for Reconfigurable Class-D Audio Amplifiers</title><source>IEEE Electronic Library (IEL) Journals</source><creator>Qureshi, Waqar Ahmed ; Salimath, Arunkumar ; Botti, Edoardo ; Maloberti, Franco ; Bonizzoni, Edoardo</creator><creatorcontrib>Qureshi, Waqar Ahmed ; Salimath, Arunkumar ; Botti, Edoardo ; Maloberti, Franco ; Bonizzoni, Edoardo</creatorcontrib><description><![CDATA[This brief presents a hybrid ADC, by combining an incremental converter with a delta-sigma modulator (<inline-formula> <tex-math notation="LaTeX">\Delta \Sigma \text{M} </tex-math></inline-formula>) to achieve a high-dynamic response, intended for audio applications. The circuit uses a 'zero + first'-order incremental converter with a 4-b quantizer and a third-order <inline-formula> <tex-math notation="LaTeX">\Delta \Sigma \text{M} </tex-math></inline-formula>. Combining the two binary outputs generates a 576-kHz 6-bit binary flow for directly driving a class-D amplifier. A 4-bit flash used in the incremental running at 1/16 the clock frequency and a one-shift DEM technique compensate for the capacitive mismatch and cancel its effect for input signals lower than −35 dB<inline-formula> <tex-math notation="LaTeX">_{FS} </tex-math></inline-formula>. The proposed ADC, fabricated in a 0.18-<inline-formula> <tex-math notation="LaTeX">\mu \text{m} </tex-math></inline-formula> CMOS process, occupies an active area of 1.2 mm 2 and consumes 7.2 mW with a 1.8-V supply. The circuit achieves an SNR/SNDR/DR of 96.8/94.45/106 dB for a 21-kHz signal bandwidth.]]></description><identifier>ISSN: 1549-7747</identifier><identifier>EISSN: 1558-3791</identifier><identifier>DOI: 10.1109/TCSII.2021.3130426</identifier><identifier>CODEN: ITCSFK</identifier><language>eng</language><publisher>New York: IEEE</publisher><subject>Amplifiers ; Analog-to-digital converter ; Ash ; Bandwidth ; Capacitance ; Capacitors ; Circuits ; Circuits and systems ; Computer architecture ; Converters ; Dynamic range ; Dynamic response ; incremental converter ; one-shift DEM ; ΔΣ modulator</subject><ispartof>IEEE transactions on circuits and systems. II, Express briefs, 2022-03, Vol.69 (3), p.929-933</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2022</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><cites>FETCH-LOGICAL-c917-4967b1c74f096524d060e2726913cb85d637a44873f6c59fd08c0dc2127acaf73</cites><orcidid>0000-0002-8398-8506 ; 0000-0003-1012-1554 ; 0000-0003-4627-929X ; 0000-0001-8596-7824</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/9626137$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,780,784,27923,27924,54795</link.rule.ids></links><search><creatorcontrib>Qureshi, Waqar Ahmed</creatorcontrib><creatorcontrib>Salimath, Arunkumar</creatorcontrib><creatorcontrib>Botti, Edoardo</creatorcontrib><creatorcontrib>Maloberti, Franco</creatorcontrib><creatorcontrib>Bonizzoni, Edoardo</creatorcontrib><title>An Incremental-ΔΣ ADC With 106-dB DR for Reconfigurable Class-D Audio Amplifiers</title><title>IEEE transactions on circuits and systems. II, Express briefs</title><addtitle>TCSII</addtitle><description><![CDATA[This brief presents a hybrid ADC, by combining an incremental converter with a delta-sigma modulator (<inline-formula> <tex-math notation="LaTeX">\Delta \Sigma \text{M} </tex-math></inline-formula>) to achieve a high-dynamic response, intended for audio applications. The circuit uses a 'zero + first'-order incremental converter with a 4-b quantizer and a third-order <inline-formula> <tex-math notation="LaTeX">\Delta \Sigma \text{M} </tex-math></inline-formula>. Combining the two binary outputs generates a 576-kHz 6-bit binary flow for directly driving a class-D amplifier. A 4-bit flash used in the incremental running at 1/16 the clock frequency and a one-shift DEM technique compensate for the capacitive mismatch and cancel its effect for input signals lower than −35 dB<inline-formula> <tex-math notation="LaTeX">_{FS} </tex-math></inline-formula>. The proposed ADC, fabricated in a 0.18-<inline-formula> <tex-math notation="LaTeX">\mu \text{m} </tex-math></inline-formula> CMOS process, occupies an active area of 1.2 mm 2 and consumes 7.2 mW with a 1.8-V supply. The circuit achieves an SNR/SNDR/DR of 96.8/94.45/106 dB for a 21-kHz signal bandwidth.]]></description><subject>Amplifiers</subject><subject>Analog-to-digital converter</subject><subject>Ash</subject><subject>Bandwidth</subject><subject>Capacitance</subject><subject>Capacitors</subject><subject>Circuits</subject><subject>Circuits and systems</subject><subject>Computer architecture</subject><subject>Converters</subject><subject>Dynamic range</subject><subject>Dynamic response</subject><subject>incremental converter</subject><subject>one-shift DEM</subject><subject>ΔΣ modulator</subject><issn>1549-7747</issn><issn>1558-3791</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2022</creationdate><recordtype>article</recordtype><recordid>eNo9kEtOwzAURS0EEqWwAZhYYuziX-x4GFI-kSohlUoMLdexwVWaFLsZsA92wH66JhpaMXp3cM990gHgmuAJIVjdLcrXqppQTMmEEYY5FSdgRLIsR0wqcjpkrpCUXJ6Di5RWGFOFGR2BedHCqrXRrV27NQ3afe9-YDEt4VvYfkCCBarv4XQOfRfh3Nmu9eG9j2bZOFg2JiU0hUVfhw4W600TfHAxXYIzb5rkro53DBaPD4vyGc1enqqymCGriERcCbkkVnKPlcgor7HAjkoqFGF2mWe1YNJwnkvmhc2Ur3FucW0podJY4yUbg9vD7CZ2n71LW73q-tjuP2oqmFKMZGxo0UPLxi6l6LzexLA28UsTrAd1-k-dHtTpo7o9dHOAgnPuH1CCCrKf_AVjI2gZ</recordid><startdate>202203</startdate><enddate>202203</enddate><creator>Qureshi, Waqar Ahmed</creator><creator>Salimath, Arunkumar</creator><creator>Botti, Edoardo</creator><creator>Maloberti, Franco</creator><creator>Bonizzoni, Edoardo</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope><orcidid>https://orcid.org/0000-0002-8398-8506</orcidid><orcidid>https://orcid.org/0000-0003-1012-1554</orcidid><orcidid>https://orcid.org/0000-0003-4627-929X</orcidid><orcidid>https://orcid.org/0000-0001-8596-7824</orcidid></search><sort><creationdate>202203</creationdate><title>An Incremental-ΔΣ ADC With 106-dB DR for Reconfigurable Class-D Audio Amplifiers</title><author>Qureshi, Waqar Ahmed ; Salimath, Arunkumar ; Botti, Edoardo ; Maloberti, Franco ; Bonizzoni, Edoardo</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c917-4967b1c74f096524d060e2726913cb85d637a44873f6c59fd08c0dc2127acaf73</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2022</creationdate><topic>Amplifiers</topic><topic>Analog-to-digital converter</topic><topic>Ash</topic><topic>Bandwidth</topic><topic>Capacitance</topic><topic>Capacitors</topic><topic>Circuits</topic><topic>Circuits and systems</topic><topic>Computer architecture</topic><topic>Converters</topic><topic>Dynamic range</topic><topic>Dynamic response</topic><topic>incremental converter</topic><topic>one-shift DEM</topic><topic>ΔΣ modulator</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Qureshi, Waqar Ahmed</creatorcontrib><creatorcontrib>Salimath, Arunkumar</creatorcontrib><creatorcontrib>Botti, Edoardo</creatorcontrib><creatorcontrib>Maloberti, Franco</creatorcontrib><creatorcontrib>Bonizzoni, Edoardo</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Xplore</collection><collection>CrossRef</collection><collection>Electronics & Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><jtitle>IEEE transactions on circuits and systems. II, Express briefs</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Qureshi, Waqar Ahmed</au><au>Salimath, Arunkumar</au><au>Botti, Edoardo</au><au>Maloberti, Franco</au><au>Bonizzoni, Edoardo</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>An Incremental-ΔΣ ADC With 106-dB DR for Reconfigurable Class-D Audio Amplifiers</atitle><jtitle>IEEE transactions on circuits and systems. II, Express briefs</jtitle><stitle>TCSII</stitle><date>2022-03</date><risdate>2022</risdate><volume>69</volume><issue>3</issue><spage>929</spage><epage>933</epage><pages>929-933</pages><issn>1549-7747</issn><eissn>1558-3791</eissn><coden>ITCSFK</coden><abstract><![CDATA[This brief presents a hybrid ADC, by combining an incremental converter with a delta-sigma modulator (<inline-formula> <tex-math notation="LaTeX">\Delta \Sigma \text{M} </tex-math></inline-formula>) to achieve a high-dynamic response, intended for audio applications. The circuit uses a 'zero + first'-order incremental converter with a 4-b quantizer and a third-order <inline-formula> <tex-math notation="LaTeX">\Delta \Sigma \text{M} </tex-math></inline-formula>. Combining the two binary outputs generates a 576-kHz 6-bit binary flow for directly driving a class-D amplifier. A 4-bit flash used in the incremental running at 1/16 the clock frequency and a one-shift DEM technique compensate for the capacitive mismatch and cancel its effect for input signals lower than −35 dB<inline-formula> <tex-math notation="LaTeX">_{FS} </tex-math></inline-formula>. The proposed ADC, fabricated in a 0.18-<inline-formula> <tex-math notation="LaTeX">\mu \text{m} </tex-math></inline-formula> CMOS process, occupies an active area of 1.2 mm 2 and consumes 7.2 mW with a 1.8-V supply. The circuit achieves an SNR/SNDR/DR of 96.8/94.45/106 dB for a 21-kHz signal bandwidth.]]></abstract><cop>New York</cop><pub>IEEE</pub><doi>10.1109/TCSII.2021.3130426</doi><tpages>5</tpages><orcidid>https://orcid.org/0000-0002-8398-8506</orcidid><orcidid>https://orcid.org/0000-0003-1012-1554</orcidid><orcidid>https://orcid.org/0000-0003-4627-929X</orcidid><orcidid>https://orcid.org/0000-0001-8596-7824</orcidid></addata></record> |
fulltext | fulltext |
identifier | ISSN: 1549-7747 |
ispartof | IEEE transactions on circuits and systems. II, Express briefs, 2022-03, Vol.69 (3), p.929-933 |
issn | 1549-7747 1558-3791 |
language | eng |
recordid | cdi_ieee_primary_9626137 |
source | IEEE Electronic Library (IEL) Journals |
subjects | Amplifiers Analog-to-digital converter Ash Bandwidth Capacitance Capacitors Circuits Circuits and systems Computer architecture Converters Dynamic range Dynamic response incremental converter one-shift DEM ΔΣ modulator |
title | An Incremental-ΔΣ ADC With 106-dB DR for Reconfigurable Class-D Audio Amplifiers |
url | http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-08T12%3A33%3A42IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_ieee_&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=An%20Incremental-%CE%94%CE%A3%20ADC%20With%20106-dB%20DR%20for%20Reconfigurable%20Class-D%20Audio%20Amplifiers&rft.jtitle=IEEE%20transactions%20on%20circuits%20and%20systems.%20II,%20Express%20briefs&rft.au=Qureshi,%20Waqar%20Ahmed&rft.date=2022-03&rft.volume=69&rft.issue=3&rft.spage=929&rft.epage=933&rft.pages=929-933&rft.issn=1549-7747&rft.eissn=1558-3791&rft.coden=ITCSFK&rft_id=info:doi/10.1109/TCSII.2021.3130426&rft_dat=%3Cproquest_ieee_%3E2639931537%3C/proquest_ieee_%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-c917-4967b1c74f096524d060e2726913cb85d637a44873f6c59fd08c0dc2127acaf73%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_pqid=2639931537&rft_id=info:pmid/&rft_ieee_id=9626137&rfr_iscdi=true |