Loading…

A 1.6Gb/s/pin double-data-rale SDRAM with wave-pipelined CAS latency control

Saved in:
Bibliographic Details
Main Authors: LEE, Sang-Bo, JANG, Seong-Jin, HEO, Hyoung-Jo, SHIN, Won-Hwa, LEE, Jong-Soo, PARK, Yun-Sik, KIM, Seok-Jung, JANG, Young-Uk, HWANG, Seok-Won, JUN, Young-Hyun, CHO, Soo-In, KWAK, Jin-Seok, HWANG, Sang-Jun, CHO, Seong-Ho, PARK, Min-Sang, LEE, Ho-Kyoung, LEE, Woo-Jin, LEE, Yu-Rim, CHO, Young-Cheol
Format: Conference Proceeding
Language:English
Subjects:
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary: