Loading…

Test Scheduling and Test Time Minimization of System-on-Chip using Modified BAT Algorithm

System-on-Chip (SoC) is a structure in which semiconductor components are integrated into a single die. As a result, testing time should be reduced to achieve a low cost for each chip. Effective test scheduling can reduce the SoC testing time, which is more challenging due to its complexity. In this...

Full description

Saved in:
Bibliographic Details
Published in:IEEE access 2022, Vol.10, p.1-1
Main Authors: Chandrasekaran, Gokul, Kumar, Neelam Sanjeev, Karthikeyan, P R, Vanchinathan, K, Priyadarshi, Neeraj, Twala, Bhekisipho
Format: Article
Language:English
Subjects:
Citations: Items that this one cites
Items that cite this one
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
cited_by cdi_FETCH-LOGICAL-c338t-59b97f189cba39854bb02d36c647234300edd5f41c9a54d0b22aaec52e2698243
cites cdi_FETCH-LOGICAL-c338t-59b97f189cba39854bb02d36c647234300edd5f41c9a54d0b22aaec52e2698243
container_end_page 1
container_issue
container_start_page 1
container_title IEEE access
container_volume 10
creator Chandrasekaran, Gokul
Kumar, Neelam Sanjeev
Karthikeyan, P R
Vanchinathan, K
Priyadarshi, Neeraj
Twala, Bhekisipho
description System-on-Chip (SoC) is a structure in which semiconductor components are integrated into a single die. As a result, testing time should be reduced to achieve a low cost for each chip. Effective test scheduling can reduce the SoC testing time, which is more challenging due to its complexity. In this paper, the modified BAT algorithm-based test scheduling is proposed. Testing is carried out on the SoC ITC'02 benchmark circuits. The Modified Bat method is a recently heuristic algorithm that performs global optimization by imitating bat echolocation. Compared to other state-of-the-art algorithms, the Modified BAT Optimization method reduces testing time on SoCs. This paper improves the algorithm's exploration process by adjusting the equation for bat loudness (A 0 ) and pulse emission rate (r). The modified BAT algorithm converges to the optimal solution faster. It has been used in 14 international standard test functions. The test results indicate that the modified BAT algorithm has a fast convergence speed, which minimizes the testing time compared to other evolutionary algorithms on the ITC'02 SoC benchmark circuits.
doi_str_mv 10.1109/ACCESS.2022.3224924
format article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_journals_2748572108</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>9964215</ieee_id><doaj_id>oai_doaj_org_article_73ca7673ca364541893bfc5572bf78f0</doaj_id><sourcerecordid>2748572108</sourcerecordid><originalsourceid>FETCH-LOGICAL-c338t-59b97f189cba39854bb02d36c647234300edd5f41c9a54d0b22aaec52e2698243</originalsourceid><addsrcrecordid>eNpNUctOwzAQjBBIVMAXcLHEOcVe20l8LBGPSkUcWg6cLMeP1lUTFyc9wNfjkgqxh11rNDNr7WTZLcFTQrC4n9X143I5BQwwpQBMADvLJkAKkVNOi_N_78vspu-3OFWVIF5Oso-V7Qe01BtrDjvfrZHqDPrFVr616NV3vvXfavChQ8Gh5Vc_2DYPXV5v_B4d-qPkNRjvvDXoYbZCs906RD9s2uvswqldb29O8yp7f3pc1S_54u15Xs8Wuaa0GnIuGlE6UgndKCoqzpoGg6GFLlgJlFGMrTHcMaKF4szgBkApqzlYKEQFjF5l89HXBLWV--hbFb9kUF7-AiGupYqD1zsrS6pVWRw7LRhnaSltnOa8hMaVlcPJ62702sfweUhXkNtwiF36voSSVYlIcJVYdGTpGPo-Wve3lWB5jESOkchjJPIUSVLdjipvrf1TCFEwIJz-ABjchYU</addsrcrecordid><sourcetype>Open Website</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2748572108</pqid></control><display><type>article</type><title>Test Scheduling and Test Time Minimization of System-on-Chip using Modified BAT Algorithm</title><source>IEEE Xplore Open Access Journals</source><creator>Chandrasekaran, Gokul ; Kumar, Neelam Sanjeev ; Karthikeyan, P R ; Vanchinathan, K ; Priyadarshi, Neeraj ; Twala, Bhekisipho</creator><creatorcontrib>Chandrasekaran, Gokul ; Kumar, Neelam Sanjeev ; Karthikeyan, P R ; Vanchinathan, K ; Priyadarshi, Neeraj ; Twala, Bhekisipho</creatorcontrib><description>System-on-Chip (SoC) is a structure in which semiconductor components are integrated into a single die. As a result, testing time should be reduced to achieve a low cost for each chip. Effective test scheduling can reduce the SoC testing time, which is more challenging due to its complexity. In this paper, the modified BAT algorithm-based test scheduling is proposed. Testing is carried out on the SoC ITC'02 benchmark circuits. The Modified Bat method is a recently heuristic algorithm that performs global optimization by imitating bat echolocation. Compared to other state-of-the-art algorithms, the Modified BAT Optimization method reduces testing time on SoCs. This paper improves the algorithm's exploration process by adjusting the equation for bat loudness (A 0 ) and pulse emission rate (r). The modified BAT algorithm converges to the optimal solution faster. It has been used in 14 international standard test functions. The test results indicate that the modified BAT algorithm has a fast convergence speed, which minimizes the testing time compared to other evolutionary algorithms on the ITC'02 SoC benchmark circuits.</description><identifier>ISSN: 2169-3536</identifier><identifier>EISSN: 2169-3536</identifier><identifier>DOI: 10.1109/ACCESS.2022.3224924</identifier><identifier>CODEN: IAECCG</identifier><language>eng</language><publisher>Piscataway: IEEE</publisher><subject>Algorithms ; BAT Algorithm ; Benchmarks ; Circuits ; Convergence ; Evolutionary algorithms ; Global optimization ; Heuristic methods ; Loudness ; Modified BAT Algorithm ; Scheduling ; Semiconductors ; System on chip ; Test Scheduling ; Test Time ; Testing time</subject><ispartof>IEEE access, 2022, Vol.10, p.1-1</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2022</rights><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c338t-59b97f189cba39854bb02d36c647234300edd5f41c9a54d0b22aaec52e2698243</citedby><cites>FETCH-LOGICAL-c338t-59b97f189cba39854bb02d36c647234300edd5f41c9a54d0b22aaec52e2698243</cites><orcidid>0000-0002-3452-9581 ; 0000-0001-6620-6771 ; 0000-0002-3569-9443 ; 0000-0001-5340-5229</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/9964215$$EHTML$$P50$$Gieee$$Hfree_for_read</linktohtml><link.rule.ids>314,776,780,4010,27610,27900,27901,27902,54908</link.rule.ids></links><search><creatorcontrib>Chandrasekaran, Gokul</creatorcontrib><creatorcontrib>Kumar, Neelam Sanjeev</creatorcontrib><creatorcontrib>Karthikeyan, P R</creatorcontrib><creatorcontrib>Vanchinathan, K</creatorcontrib><creatorcontrib>Priyadarshi, Neeraj</creatorcontrib><creatorcontrib>Twala, Bhekisipho</creatorcontrib><title>Test Scheduling and Test Time Minimization of System-on-Chip using Modified BAT Algorithm</title><title>IEEE access</title><addtitle>Access</addtitle><description>System-on-Chip (SoC) is a structure in which semiconductor components are integrated into a single die. As a result, testing time should be reduced to achieve a low cost for each chip. Effective test scheduling can reduce the SoC testing time, which is more challenging due to its complexity. In this paper, the modified BAT algorithm-based test scheduling is proposed. Testing is carried out on the SoC ITC'02 benchmark circuits. The Modified Bat method is a recently heuristic algorithm that performs global optimization by imitating bat echolocation. Compared to other state-of-the-art algorithms, the Modified BAT Optimization method reduces testing time on SoCs. This paper improves the algorithm's exploration process by adjusting the equation for bat loudness (A 0 ) and pulse emission rate (r). The modified BAT algorithm converges to the optimal solution faster. It has been used in 14 international standard test functions. The test results indicate that the modified BAT algorithm has a fast convergence speed, which minimizes the testing time compared to other evolutionary algorithms on the ITC'02 SoC benchmark circuits.</description><subject>Algorithms</subject><subject>BAT Algorithm</subject><subject>Benchmarks</subject><subject>Circuits</subject><subject>Convergence</subject><subject>Evolutionary algorithms</subject><subject>Global optimization</subject><subject>Heuristic methods</subject><subject>Loudness</subject><subject>Modified BAT Algorithm</subject><subject>Scheduling</subject><subject>Semiconductors</subject><subject>System on chip</subject><subject>Test Scheduling</subject><subject>Test Time</subject><subject>Testing time</subject><issn>2169-3536</issn><issn>2169-3536</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2022</creationdate><recordtype>article</recordtype><sourceid>ESBDL</sourceid><sourceid>DOA</sourceid><recordid>eNpNUctOwzAQjBBIVMAXcLHEOcVe20l8LBGPSkUcWg6cLMeP1lUTFyc9wNfjkgqxh11rNDNr7WTZLcFTQrC4n9X143I5BQwwpQBMADvLJkAKkVNOi_N_78vspu-3OFWVIF5Oso-V7Qe01BtrDjvfrZHqDPrFVr616NV3vvXfavChQ8Gh5Vc_2DYPXV5v_B4d-qPkNRjvvDXoYbZCs906RD9s2uvswqldb29O8yp7f3pc1S_54u15Xs8Wuaa0GnIuGlE6UgndKCoqzpoGg6GFLlgJlFGMrTHcMaKF4szgBkApqzlYKEQFjF5l89HXBLWV--hbFb9kUF7-AiGupYqD1zsrS6pVWRw7LRhnaSltnOa8hMaVlcPJ62702sfweUhXkNtwiF36voSSVYlIcJVYdGTpGPo-Wve3lWB5jESOkchjJPIUSVLdjipvrf1TCFEwIJz-ABjchYU</recordid><startdate>2022</startdate><enddate>2022</enddate><creator>Chandrasekaran, Gokul</creator><creator>Kumar, Neelam Sanjeev</creator><creator>Karthikeyan, P R</creator><creator>Vanchinathan, K</creator><creator>Priyadarshi, Neeraj</creator><creator>Twala, Bhekisipho</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>ESBDL</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SC</scope><scope>7SP</scope><scope>7SR</scope><scope>8BQ</scope><scope>8FD</scope><scope>JG9</scope><scope>JQ2</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope><scope>DOA</scope><orcidid>https://orcid.org/0000-0002-3452-9581</orcidid><orcidid>https://orcid.org/0000-0001-6620-6771</orcidid><orcidid>https://orcid.org/0000-0002-3569-9443</orcidid><orcidid>https://orcid.org/0000-0001-5340-5229</orcidid></search><sort><creationdate>2022</creationdate><title>Test Scheduling and Test Time Minimization of System-on-Chip using Modified BAT Algorithm</title><author>Chandrasekaran, Gokul ; Kumar, Neelam Sanjeev ; Karthikeyan, P R ; Vanchinathan, K ; Priyadarshi, Neeraj ; Twala, Bhekisipho</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c338t-59b97f189cba39854bb02d36c647234300edd5f41c9a54d0b22aaec52e2698243</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2022</creationdate><topic>Algorithms</topic><topic>BAT Algorithm</topic><topic>Benchmarks</topic><topic>Circuits</topic><topic>Convergence</topic><topic>Evolutionary algorithms</topic><topic>Global optimization</topic><topic>Heuristic methods</topic><topic>Loudness</topic><topic>Modified BAT Algorithm</topic><topic>Scheduling</topic><topic>Semiconductors</topic><topic>System on chip</topic><topic>Test Scheduling</topic><topic>Test Time</topic><topic>Testing time</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Chandrasekaran, Gokul</creatorcontrib><creatorcontrib>Kumar, Neelam Sanjeev</creatorcontrib><creatorcontrib>Karthikeyan, P R</creatorcontrib><creatorcontrib>Vanchinathan, K</creatorcontrib><creatorcontrib>Priyadarshi, Neeraj</creatorcontrib><creatorcontrib>Twala, Bhekisipho</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE Xplore Open Access Journals</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998–Present</collection><collection>IEEE Xplore</collection><collection>CrossRef</collection><collection>Computer and Information Systems Abstracts</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Engineered Materials Abstracts</collection><collection>METADEX</collection><collection>Technology Research Database</collection><collection>Materials Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts – Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection><collection>DOAJ Directory of Open Access Journals</collection><jtitle>IEEE access</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Chandrasekaran, Gokul</au><au>Kumar, Neelam Sanjeev</au><au>Karthikeyan, P R</au><au>Vanchinathan, K</au><au>Priyadarshi, Neeraj</au><au>Twala, Bhekisipho</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Test Scheduling and Test Time Minimization of System-on-Chip using Modified BAT Algorithm</atitle><jtitle>IEEE access</jtitle><stitle>Access</stitle><date>2022</date><risdate>2022</risdate><volume>10</volume><spage>1</spage><epage>1</epage><pages>1-1</pages><issn>2169-3536</issn><eissn>2169-3536</eissn><coden>IAECCG</coden><abstract>System-on-Chip (SoC) is a structure in which semiconductor components are integrated into a single die. As a result, testing time should be reduced to achieve a low cost for each chip. Effective test scheduling can reduce the SoC testing time, which is more challenging due to its complexity. In this paper, the modified BAT algorithm-based test scheduling is proposed. Testing is carried out on the SoC ITC'02 benchmark circuits. The Modified Bat method is a recently heuristic algorithm that performs global optimization by imitating bat echolocation. Compared to other state-of-the-art algorithms, the Modified BAT Optimization method reduces testing time on SoCs. This paper improves the algorithm's exploration process by adjusting the equation for bat loudness (A 0 ) and pulse emission rate (r). The modified BAT algorithm converges to the optimal solution faster. It has been used in 14 international standard test functions. The test results indicate that the modified BAT algorithm has a fast convergence speed, which minimizes the testing time compared to other evolutionary algorithms on the ITC'02 SoC benchmark circuits.</abstract><cop>Piscataway</cop><pub>IEEE</pub><doi>10.1109/ACCESS.2022.3224924</doi><tpages>1</tpages><orcidid>https://orcid.org/0000-0002-3452-9581</orcidid><orcidid>https://orcid.org/0000-0001-6620-6771</orcidid><orcidid>https://orcid.org/0000-0002-3569-9443</orcidid><orcidid>https://orcid.org/0000-0001-5340-5229</orcidid><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier ISSN: 2169-3536
ispartof IEEE access, 2022, Vol.10, p.1-1
issn 2169-3536
2169-3536
language eng
recordid cdi_proquest_journals_2748572108
source IEEE Xplore Open Access Journals
subjects Algorithms
BAT Algorithm
Benchmarks
Circuits
Convergence
Evolutionary algorithms
Global optimization
Heuristic methods
Loudness
Modified BAT Algorithm
Scheduling
Semiconductors
System on chip
Test Scheduling
Test Time
Testing time
title Test Scheduling and Test Time Minimization of System-on-Chip using Modified BAT Algorithm
url http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-01T08%3A15%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Test%20Scheduling%20and%20Test%20Time%20Minimization%20of%20System-on-Chip%20using%20Modified%20BAT%20Algorithm&rft.jtitle=IEEE%20access&rft.au=Chandrasekaran,%20Gokul&rft.date=2022&rft.volume=10&rft.spage=1&rft.epage=1&rft.pages=1-1&rft.issn=2169-3536&rft.eissn=2169-3536&rft.coden=IAECCG&rft_id=info:doi/10.1109/ACCESS.2022.3224924&rft_dat=%3Cproquest_cross%3E2748572108%3C/proquest_cross%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-c338t-59b97f189cba39854bb02d36c647234300edd5f41c9a54d0b22aaec52e2698243%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_pqid=2748572108&rft_id=info:pmid/&rft_ieee_id=9964215&rfr_iscdi=true