Loading…

Tapered Silicon Oxide Etching for Creation of Capacitor Structures for Measurement of Dielectric Characteristics

The article develops the possibility of forming silicon oxide structures with tapered walls using dry etching methods, including a two-stage process involving the formation of a tapered photoresist mask and plasma etching of the silicon oxide. A study of the process of tapered resist etching was car...

Full description

Saved in:
Bibliographic Details
Published in:Russian microelectronics 2023-12, Vol.52 (6), p.535-539
Main Authors: Miakonkikh, A. V., Kuzmenko, V. O., Melnikov, A. E., Rudenko, K. V.
Format: Article
Language:English
Subjects:
Citations: Items that this one cites
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
cited_by
cites cdi_FETCH-LOGICAL-c1835-efdefd0150e6a239a1183d9b6befd0795c193eb142d56307b0b7c4a395dfbb1b3
container_end_page 539
container_issue 6
container_start_page 535
container_title Russian microelectronics
container_volume 52
creator Miakonkikh, A. V.
Kuzmenko, V. O.
Melnikov, A. E.
Rudenko, K. V.
description The article develops the possibility of forming silicon oxide structures with tapered walls using dry etching methods, including a two-stage process involving the formation of a tapered photoresist mask and plasma etching of the silicon oxide. A study of the process of tapered resist etching was carried out. The influence of plasma parameters and composition on the etching process was studied, plasma diagnostics were carried out using Langmuir probe and optical emission actinometry methods, and the mechanisms of tapered resist etching were suggested. The etching process was optimized and structures with a resist thickness of 400 nm and a sidewall angle of up to 61° were obtained. A subsequent SiO 2 etching process allowed the slope of the resist to be transferred. The slope of the SiO 2 wall was 57°. The resulting structures with tapered SiO 2 walls make it possible to produce capacitors for studying the characteristics of dielectrics, as well as the structure of microelectromechanics and microfluidics.
doi_str_mv 10.1134/S1063739723700695
format article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_journals_2923950706</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2923950706</sourcerecordid><originalsourceid>FETCH-LOGICAL-c1835-efdefd0150e6a239a1183d9b6befd0795c193eb142d56307b0b7c4a395dfbb1b3</originalsourceid><addsrcrecordid>eNp1UFtLwzAUDqLgnP4A3wo-V5OmaZZHqfMCkz1sPpckPd0ytraepKD_3tQJPohwIOd8t8BHyDWjt4zx_G7FaMElVzLjktJCiRMyYQWdpTxn4jTukU5H_pxceL-jlEVVMSH9WveAUCcrt3e2a5Plh6shmQe7de0maTpMSgQdXKS6Jil1r60LEV0FHGwYEPy36BW0j8cB2jDqHhzswQZ0Nim3GrUNgM4HZ_0lOWv03sPVzzslb4_zdfmcLpZPL-X9IrVsxkUKTR2HMkGh0BlXmkW4VqYwIyyVsExxMCzPalFwKg010uaaK1E3xjDDp-TmmNtj9z6AD9WuG7CNX1aZioGCyljJlLCjymLnPUJT9egOGj8rRqux2OpPsdGTHT0-atsN4G_y_6YvckF7jw</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2923950706</pqid></control><display><type>article</type><title>Tapered Silicon Oxide Etching for Creation of Capacitor Structures for Measurement of Dielectric Characteristics</title><source>Springer Nature</source><creator>Miakonkikh, A. V. ; Kuzmenko, V. O. ; Melnikov, A. E. ; Rudenko, K. V.</creator><creatorcontrib>Miakonkikh, A. V. ; Kuzmenko, V. O. ; Melnikov, A. E. ; Rudenko, K. V.</creatorcontrib><description>The article develops the possibility of forming silicon oxide structures with tapered walls using dry etching methods, including a two-stage process involving the formation of a tapered photoresist mask and plasma etching of the silicon oxide. A study of the process of tapered resist etching was carried out. The influence of plasma parameters and composition on the etching process was studied, plasma diagnostics were carried out using Langmuir probe and optical emission actinometry methods, and the mechanisms of tapered resist etching were suggested. The etching process was optimized and structures with a resist thickness of 400 nm and a sidewall angle of up to 61° were obtained. A subsequent SiO 2 etching process allowed the slope of the resist to be transferred. The slope of the SiO 2 wall was 57°. The resulting structures with tapered SiO 2 walls make it possible to produce capacitors for studying the characteristics of dielectrics, as well as the structure of microelectromechanics and microfluidics.</description><identifier>ISSN: 1063-7397</identifier><identifier>EISSN: 1608-3415</identifier><identifier>DOI: 10.1134/S1063739723700695</identifier><language>eng</language><publisher>Moscow: Pleiades Publishing</publisher><subject>Actinometry ; Capacitors ; Dielectric properties ; Electrical Engineering ; Engineering ; Microfluidics ; Photoresists ; Plasma diagnostics ; Plasma etching ; Silicon dioxide ; Silicon oxides</subject><ispartof>Russian microelectronics, 2023-12, Vol.52 (6), p.535-539</ispartof><rights>Pleiades Publishing, Ltd. 2023. ISSN 1063-7397, Russian Microelectronics, 2023, Vol. 52, No. 6, pp. 535–539. © Pleiades Publishing, Ltd., 2023.</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><cites>FETCH-LOGICAL-c1835-efdefd0150e6a239a1183d9b6befd0795c193eb142d56307b0b7c4a395dfbb1b3</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,780,784,27924,27925</link.rule.ids></links><search><creatorcontrib>Miakonkikh, A. V.</creatorcontrib><creatorcontrib>Kuzmenko, V. O.</creatorcontrib><creatorcontrib>Melnikov, A. E.</creatorcontrib><creatorcontrib>Rudenko, K. V.</creatorcontrib><title>Tapered Silicon Oxide Etching for Creation of Capacitor Structures for Measurement of Dielectric Characteristics</title><title>Russian microelectronics</title><addtitle>Russ Microelectron</addtitle><description>The article develops the possibility of forming silicon oxide structures with tapered walls using dry etching methods, including a two-stage process involving the formation of a tapered photoresist mask and plasma etching of the silicon oxide. A study of the process of tapered resist etching was carried out. The influence of plasma parameters and composition on the etching process was studied, plasma diagnostics were carried out using Langmuir probe and optical emission actinometry methods, and the mechanisms of tapered resist etching were suggested. The etching process was optimized and structures with a resist thickness of 400 nm and a sidewall angle of up to 61° were obtained. A subsequent SiO 2 etching process allowed the slope of the resist to be transferred. The slope of the SiO 2 wall was 57°. The resulting structures with tapered SiO 2 walls make it possible to produce capacitors for studying the characteristics of dielectrics, as well as the structure of microelectromechanics and microfluidics.</description><subject>Actinometry</subject><subject>Capacitors</subject><subject>Dielectric properties</subject><subject>Electrical Engineering</subject><subject>Engineering</subject><subject>Microfluidics</subject><subject>Photoresists</subject><subject>Plasma diagnostics</subject><subject>Plasma etching</subject><subject>Silicon dioxide</subject><subject>Silicon oxides</subject><issn>1063-7397</issn><issn>1608-3415</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2023</creationdate><recordtype>article</recordtype><recordid>eNp1UFtLwzAUDqLgnP4A3wo-V5OmaZZHqfMCkz1sPpckPd0ytraepKD_3tQJPohwIOd8t8BHyDWjt4zx_G7FaMElVzLjktJCiRMyYQWdpTxn4jTukU5H_pxceL-jlEVVMSH9WveAUCcrt3e2a5Plh6shmQe7de0maTpMSgQdXKS6Jil1r60LEV0FHGwYEPy36BW0j8cB2jDqHhzswQZ0Nim3GrUNgM4HZ_0lOWv03sPVzzslb4_zdfmcLpZPL-X9IrVsxkUKTR2HMkGh0BlXmkW4VqYwIyyVsExxMCzPalFwKg010uaaK1E3xjDDp-TmmNtj9z6AD9WuG7CNX1aZioGCyljJlLCjymLnPUJT9egOGj8rRqux2OpPsdGTHT0-atsN4G_y_6YvckF7jw</recordid><startdate>20231201</startdate><enddate>20231201</enddate><creator>Miakonkikh, A. V.</creator><creator>Kuzmenko, V. O.</creator><creator>Melnikov, A. E.</creator><creator>Rudenko, K. V.</creator><general>Pleiades Publishing</general><general>Springer Nature B.V</general><scope>AAYXX</scope><scope>CITATION</scope></search><sort><creationdate>20231201</creationdate><title>Tapered Silicon Oxide Etching for Creation of Capacitor Structures for Measurement of Dielectric Characteristics</title><author>Miakonkikh, A. V. ; Kuzmenko, V. O. ; Melnikov, A. E. ; Rudenko, K. V.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c1835-efdefd0150e6a239a1183d9b6befd0795c193eb142d56307b0b7c4a395dfbb1b3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2023</creationdate><topic>Actinometry</topic><topic>Capacitors</topic><topic>Dielectric properties</topic><topic>Electrical Engineering</topic><topic>Engineering</topic><topic>Microfluidics</topic><topic>Photoresists</topic><topic>Plasma diagnostics</topic><topic>Plasma etching</topic><topic>Silicon dioxide</topic><topic>Silicon oxides</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Miakonkikh, A. V.</creatorcontrib><creatorcontrib>Kuzmenko, V. O.</creatorcontrib><creatorcontrib>Melnikov, A. E.</creatorcontrib><creatorcontrib>Rudenko, K. V.</creatorcontrib><collection>CrossRef</collection><jtitle>Russian microelectronics</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Miakonkikh, A. V.</au><au>Kuzmenko, V. O.</au><au>Melnikov, A. E.</au><au>Rudenko, K. V.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Tapered Silicon Oxide Etching for Creation of Capacitor Structures for Measurement of Dielectric Characteristics</atitle><jtitle>Russian microelectronics</jtitle><stitle>Russ Microelectron</stitle><date>2023-12-01</date><risdate>2023</risdate><volume>52</volume><issue>6</issue><spage>535</spage><epage>539</epage><pages>535-539</pages><issn>1063-7397</issn><eissn>1608-3415</eissn><abstract>The article develops the possibility of forming silicon oxide structures with tapered walls using dry etching methods, including a two-stage process involving the formation of a tapered photoresist mask and plasma etching of the silicon oxide. A study of the process of tapered resist etching was carried out. The influence of plasma parameters and composition on the etching process was studied, plasma diagnostics were carried out using Langmuir probe and optical emission actinometry methods, and the mechanisms of tapered resist etching were suggested. The etching process was optimized and structures with a resist thickness of 400 nm and a sidewall angle of up to 61° were obtained. A subsequent SiO 2 etching process allowed the slope of the resist to be transferred. The slope of the SiO 2 wall was 57°. The resulting structures with tapered SiO 2 walls make it possible to produce capacitors for studying the characteristics of dielectrics, as well as the structure of microelectromechanics and microfluidics.</abstract><cop>Moscow</cop><pub>Pleiades Publishing</pub><doi>10.1134/S1063739723700695</doi><tpages>5</tpages></addata></record>
fulltext fulltext
identifier ISSN: 1063-7397
ispartof Russian microelectronics, 2023-12, Vol.52 (6), p.535-539
issn 1063-7397
1608-3415
language eng
recordid cdi_proquest_journals_2923950706
source Springer Nature
subjects Actinometry
Capacitors
Dielectric properties
Electrical Engineering
Engineering
Microfluidics
Photoresists
Plasma diagnostics
Plasma etching
Silicon dioxide
Silicon oxides
title Tapered Silicon Oxide Etching for Creation of Capacitor Structures for Measurement of Dielectric Characteristics
url http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T13%3A15%3A39IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Tapered%20Silicon%20Oxide%20Etching%20for%20Creation%20of%20Capacitor%20Structures%20for%20Measurement%20of%20Dielectric%20Characteristics&rft.jtitle=Russian%20microelectronics&rft.au=Miakonkikh,%20A.%20V.&rft.date=2023-12-01&rft.volume=52&rft.issue=6&rft.spage=535&rft.epage=539&rft.pages=535-539&rft.issn=1063-7397&rft.eissn=1608-3415&rft_id=info:doi/10.1134/S1063739723700695&rft_dat=%3Cproquest_cross%3E2923950706%3C/proquest_cross%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-c1835-efdefd0150e6a239a1183d9b6befd0795c193eb142d56307b0b7c4a395dfbb1b3%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_pqid=2923950706&rft_id=info:pmid/&rfr_iscdi=true