Loading…
Parasitic Circus:On the Feasibility of Golden Free PCB Verification
Printed circuit boards (PCBs) are an integral part of electronic systems. Hence, verifying their physical integrity in the presence of supply chain attacks (e.g., tampering and counterfeiting) is of utmost importance. Recently, tamper detection techniques grounded in impedance characterization of PC...
Saved in:
Published in: | arXiv.org 2024-03 |
---|---|
Main Authors: | , , |
Format: | Article |
Language: | English |
Subjects: | |
Online Access: | Get full text |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
cited_by | |
---|---|
cites | |
container_end_page | |
container_issue | |
container_start_page | |
container_title | arXiv.org |
container_volume | |
creator | Maryam Saadat Safa Schaumont, Patrick Tajik, Shahin |
description | Printed circuit boards (PCBs) are an integral part of electronic systems. Hence, verifying their physical integrity in the presence of supply chain attacks (e.g., tampering and counterfeiting) is of utmost importance. Recently, tamper detection techniques grounded in impedance characterization of PCB's Power Delivery Network (PDN) have gained prominence due to their global detection coverage, non-invasive, and low-cost nature. Similar to other physical verification methods, these techniques rely on the existence of a physical golden sample for signature comparisons. However, having access to a physical golden sample for golden signature extraction is not feasible in many real-world scenarios. In this work, we assess the feasibility of eliminating a physical golden sample and replacing it with a simulated golden signature obtained by the PCB design files. By performing extensive simulation and measurements on an in-house designed PCB, we demonstrate how the parasitic impedance of the PCB components plays a major role in reaching a successful verification. Based on the obtained results and using statistical metrics, we show that we can mitigate the discrepancy between collected signatures from simulation and measurements. |
format | article |
fullrecord | <record><control><sourceid>proquest</sourceid><recordid>TN_cdi_proquest_journals_2969166691</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2969166691</sourcerecordid><originalsourceid>FETCH-proquest_journals_29691666913</originalsourceid><addsrcrecordid>eNqNirEKwjAURYMgWLT_8MC50CY2WkeD1c0O4lpifMVXSqJJOvj3dvADXO6Bc-6MJVyIItttOF-wNIQ-z3Mut7wsRcJUo70OFMmAIm_GsL9YiE-EGid9p4HiB1wHJzc80ELtEaFRB7ihp46MjuTsis07PQRMf1yydX28qnP28u49Yoht70Zvp9TySlaFlNOI_15fiz05VA</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2969166691</pqid></control><display><type>article</type><title>Parasitic Circus:On the Feasibility of Golden Free PCB Verification</title><source>Publicly Available Content Database</source><creator>Maryam Saadat Safa ; Schaumont, Patrick ; Tajik, Shahin</creator><creatorcontrib>Maryam Saadat Safa ; Schaumont, Patrick ; Tajik, Shahin</creatorcontrib><description>Printed circuit boards (PCBs) are an integral part of electronic systems. Hence, verifying their physical integrity in the presence of supply chain attacks (e.g., tampering and counterfeiting) is of utmost importance. Recently, tamper detection techniques grounded in impedance characterization of PCB's Power Delivery Network (PDN) have gained prominence due to their global detection coverage, non-invasive, and low-cost nature. Similar to other physical verification methods, these techniques rely on the existence of a physical golden sample for signature comparisons. However, having access to a physical golden sample for golden signature extraction is not feasible in many real-world scenarios. In this work, we assess the feasibility of eliminating a physical golden sample and replacing it with a simulated golden signature obtained by the PCB design files. By performing extensive simulation and measurements on an in-house designed PCB, we demonstrate how the parasitic impedance of the PCB components plays a major role in reaching a successful verification. Based on the obtained results and using statistical metrics, we show that we can mitigate the discrepancy between collected signatures from simulation and measurements.</description><identifier>EISSN: 2331-8422</identifier><language>eng</language><publisher>Ithaca: Cornell University Library, arXiv.org</publisher><subject>Circuit boards ; Electronic systems ; Feasibility studies ; Impedance ; Printed circuits ; Simulation ; Supply chains ; Verification</subject><ispartof>arXiv.org, 2024-03</ispartof><rights>2024. This work is published under http://creativecommons.org/licenses/by/4.0/ (the “License”). Notwithstanding the ProQuest Terms and Conditions, you may use this content in accordance with the terms of the License.</rights><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://www.proquest.com/docview/2969166691?pq-origsite=primo$$EHTML$$P50$$Gproquest$$Hfree_for_read</linktohtml><link.rule.ids>776,780,25731,36989,44566</link.rule.ids></links><search><creatorcontrib>Maryam Saadat Safa</creatorcontrib><creatorcontrib>Schaumont, Patrick</creatorcontrib><creatorcontrib>Tajik, Shahin</creatorcontrib><title>Parasitic Circus:On the Feasibility of Golden Free PCB Verification</title><title>arXiv.org</title><description>Printed circuit boards (PCBs) are an integral part of electronic systems. Hence, verifying their physical integrity in the presence of supply chain attacks (e.g., tampering and counterfeiting) is of utmost importance. Recently, tamper detection techniques grounded in impedance characterization of PCB's Power Delivery Network (PDN) have gained prominence due to their global detection coverage, non-invasive, and low-cost nature. Similar to other physical verification methods, these techniques rely on the existence of a physical golden sample for signature comparisons. However, having access to a physical golden sample for golden signature extraction is not feasible in many real-world scenarios. In this work, we assess the feasibility of eliminating a physical golden sample and replacing it with a simulated golden signature obtained by the PCB design files. By performing extensive simulation and measurements on an in-house designed PCB, we demonstrate how the parasitic impedance of the PCB components plays a major role in reaching a successful verification. Based on the obtained results and using statistical metrics, we show that we can mitigate the discrepancy between collected signatures from simulation and measurements.</description><subject>Circuit boards</subject><subject>Electronic systems</subject><subject>Feasibility studies</subject><subject>Impedance</subject><subject>Printed circuits</subject><subject>Simulation</subject><subject>Supply chains</subject><subject>Verification</subject><issn>2331-8422</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2024</creationdate><recordtype>article</recordtype><sourceid>PIMPY</sourceid><recordid>eNqNirEKwjAURYMgWLT_8MC50CY2WkeD1c0O4lpifMVXSqJJOvj3dvADXO6Bc-6MJVyIItttOF-wNIQ-z3Mut7wsRcJUo70OFMmAIm_GsL9YiE-EGid9p4HiB1wHJzc80ELtEaFRB7ihp46MjuTsis07PQRMf1yydX28qnP28u49Yoht70Zvp9TySlaFlNOI_15fiz05VA</recordid><startdate>20240318</startdate><enddate>20240318</enddate><creator>Maryam Saadat Safa</creator><creator>Schaumont, Patrick</creator><creator>Tajik, Shahin</creator><general>Cornell University Library, arXiv.org</general><scope>8FE</scope><scope>8FG</scope><scope>ABJCF</scope><scope>ABUWG</scope><scope>AFKRA</scope><scope>AZQEC</scope><scope>BENPR</scope><scope>BGLVJ</scope><scope>CCPQU</scope><scope>DWQXO</scope><scope>HCIFZ</scope><scope>L6V</scope><scope>M7S</scope><scope>PIMPY</scope><scope>PQEST</scope><scope>PQQKQ</scope><scope>PQUKI</scope><scope>PRINS</scope><scope>PTHSS</scope></search><sort><creationdate>20240318</creationdate><title>Parasitic Circus:On the Feasibility of Golden Free PCB Verification</title><author>Maryam Saadat Safa ; Schaumont, Patrick ; Tajik, Shahin</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-proquest_journals_29691666913</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2024</creationdate><topic>Circuit boards</topic><topic>Electronic systems</topic><topic>Feasibility studies</topic><topic>Impedance</topic><topic>Printed circuits</topic><topic>Simulation</topic><topic>Supply chains</topic><topic>Verification</topic><toplevel>online_resources</toplevel><creatorcontrib>Maryam Saadat Safa</creatorcontrib><creatorcontrib>Schaumont, Patrick</creatorcontrib><creatorcontrib>Tajik, Shahin</creatorcontrib><collection>ProQuest SciTech Collection</collection><collection>ProQuest Technology Collection</collection><collection>Materials Science & Engineering Collection</collection><collection>ProQuest Central (Alumni)</collection><collection>ProQuest Central</collection><collection>ProQuest Central Essentials</collection><collection>ProQuest Central</collection><collection>Technology Collection</collection><collection>ProQuest One Community College</collection><collection>ProQuest Central</collection><collection>SciTech Premium Collection</collection><collection>ProQuest Engineering Collection</collection><collection>Engineering Database</collection><collection>Publicly Available Content Database</collection><collection>ProQuest One Academic Eastern Edition (DO NOT USE)</collection><collection>ProQuest One Academic</collection><collection>ProQuest One Academic UKI Edition</collection><collection>ProQuest Central China</collection><collection>Engineering Collection</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Maryam Saadat Safa</au><au>Schaumont, Patrick</au><au>Tajik, Shahin</au><format>book</format><genre>document</genre><ristype>GEN</ristype><atitle>Parasitic Circus:On the Feasibility of Golden Free PCB Verification</atitle><jtitle>arXiv.org</jtitle><date>2024-03-18</date><risdate>2024</risdate><eissn>2331-8422</eissn><abstract>Printed circuit boards (PCBs) are an integral part of electronic systems. Hence, verifying their physical integrity in the presence of supply chain attacks (e.g., tampering and counterfeiting) is of utmost importance. Recently, tamper detection techniques grounded in impedance characterization of PCB's Power Delivery Network (PDN) have gained prominence due to their global detection coverage, non-invasive, and low-cost nature. Similar to other physical verification methods, these techniques rely on the existence of a physical golden sample for signature comparisons. However, having access to a physical golden sample for golden signature extraction is not feasible in many real-world scenarios. In this work, we assess the feasibility of eliminating a physical golden sample and replacing it with a simulated golden signature obtained by the PCB design files. By performing extensive simulation and measurements on an in-house designed PCB, we demonstrate how the parasitic impedance of the PCB components plays a major role in reaching a successful verification. Based on the obtained results and using statistical metrics, we show that we can mitigate the discrepancy between collected signatures from simulation and measurements.</abstract><cop>Ithaca</cop><pub>Cornell University Library, arXiv.org</pub><oa>free_for_read</oa></addata></record> |
fulltext | fulltext |
identifier | EISSN: 2331-8422 |
ispartof | arXiv.org, 2024-03 |
issn | 2331-8422 |
language | eng |
recordid | cdi_proquest_journals_2969166691 |
source | Publicly Available Content Database |
subjects | Circuit boards Electronic systems Feasibility studies Impedance Printed circuits Simulation Supply chains Verification |
title | Parasitic Circus:On the Feasibility of Golden Free PCB Verification |
url | http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-30T01%3A33%3A51IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=document&rft.atitle=Parasitic%20Circus:On%20the%20Feasibility%20of%20Golden%20Free%20PCB%20Verification&rft.jtitle=arXiv.org&rft.au=Maryam%20Saadat%20Safa&rft.date=2024-03-18&rft.eissn=2331-8422&rft_id=info:doi/&rft_dat=%3Cproquest%3E2969166691%3C/proquest%3E%3Cgrp_id%3Ecdi_FETCH-proquest_journals_29691666913%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_pqid=2969166691&rft_id=info:pmid/&rfr_iscdi=true |