Loading…

A low phase noise and low spur PLL frequency synthesizer for GNSS receivers

A low phase noise and low spur phase locked loop (PLL) frequency synthesizer for use in global navigation satellite system (GNSS) receivers is proposed. To get a low spur, the symmetrical structure of the phase frequency detector (PFD) produces four control signals, which can reach the charge pump (...

Full description

Saved in:
Bibliographic Details
Published in:Journal of semiconductors 2014, Vol.35 (1), p.96-103
Main Author: 李森 江金光 周细凤 刘江华
Format: Article
Language:English
Subjects:
Citations: Items that this one cites
Items that cite this one
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
cited_by cdi_FETCH-LOGICAL-c359t-5b6b2ac8007a53dcdcc9da6edb6823260ba3335e3ea37e8eb3fa3ca422689c4b3
cites cdi_FETCH-LOGICAL-c359t-5b6b2ac8007a53dcdcc9da6edb6823260ba3335e3ea37e8eb3fa3ca422689c4b3
container_end_page 103
container_issue 1
container_start_page 96
container_title Journal of semiconductors
container_volume 35
creator 李森 江金光 周细凤 刘江华
description A low phase noise and low spur phase locked loop (PLL) frequency synthesizer for use in global navigation satellite system (GNSS) receivers is proposed. To get a low spur, the symmetrical structure of the phase frequency detector (PFD) produces four control signals, which can reach the charge pump (CP) simultaneously, and an improved CP is realized to minimize the charge sharing and the charge injection and make the current matched. Additionally, the delay is controllable owing to the programmable PFD, so the dead zone of the CP can be eliminated. The output frequency of the VCO can be adjusted continuously and precisely by using a programmable LC-TANK. The phase noise of the VCO is lowered by using appropriate MOS sizes. The proposed PLL frequency synthesizer is fabricated in a 0.18 μm mixed-signal CMOS process. The measured phase noise at 1 MHz offset from the center frequency is -127.65 dBc/Hz and the reference spur is -73.58 dBc.
doi_str_mv 10.1088/1674-4926/35/1/015004
format article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_miscellaneous_1744685223</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><cqvip_id>48578092</cqvip_id><sourcerecordid>1744685223</sourcerecordid><originalsourceid>FETCH-LOGICAL-c359t-5b6b2ac8007a53dcdcc9da6edb6823260ba3335e3ea37e8eb3fa3ca422689c4b3</originalsourceid><addsrcrecordid>eNo9kEFPwzAMhXMAiTH4CUjhxqU0iZs0PU4TDEQFSINzlKbuVtS1XbKBxq-nY9Mutvz0nmV_hNxwds-Z1jFXaRIlmVAxyJjHjEvGkjMyOukX5DKEL8aGOeEj8jKhTfdD-6UNSNuuHqpty38t9FtP3_OcVh7XW2zdjoZdu1liqH_R06rzdPY6n1OPDutv9OGKnFe2CXh97GPy-fjwMX2K8rfZ83SSRw5ktolkoQphnWYstRJKVzqXlVZhWSgtQChWWACQCGghRY0FVBacTYRQOnNJAWNyd9jb-244LGzMqg4Om8a22G2D4cNrSkshYLDKg9X5LgSPlel9vbJ-Zzgze2BmD8bswRiQhpsDsCF3e8wtu3axrtvFKZhomWqWCfgD4xRrnw</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>1744685223</pqid></control><display><type>article</type><title>A low phase noise and low spur PLL frequency synthesizer for GNSS receivers</title><source>Institute of Physics:Jisc Collections:IOP Publishing Read and Publish 2024-2025 (Reading List)</source><creator>李森 江金光 周细凤 刘江华</creator><creatorcontrib>李森 江金光 周细凤 刘江华</creatorcontrib><description>A low phase noise and low spur phase locked loop (PLL) frequency synthesizer for use in global navigation satellite system (GNSS) receivers is proposed. To get a low spur, the symmetrical structure of the phase frequency detector (PFD) produces four control signals, which can reach the charge pump (CP) simultaneously, and an improved CP is realized to minimize the charge sharing and the charge injection and make the current matched. Additionally, the delay is controllable owing to the programmable PFD, so the dead zone of the CP can be eliminated. The output frequency of the VCO can be adjusted continuously and precisely by using a programmable LC-TANK. The phase noise of the VCO is lowered by using appropriate MOS sizes. The proposed PLL frequency synthesizer is fabricated in a 0.18 μm mixed-signal CMOS process. The measured phase noise at 1 MHz offset from the center frequency is -127.65 dBc/Hz and the reference spur is -73.58 dBc.</description><identifier>ISSN: 1674-4926</identifier><identifier>DOI: 10.1088/1674-4926/35/1/015004</identifier><language>eng</language><subject>CMOS ; CMOS工艺 ; Delay ; Frequency synthesizers ; GNSS ; GNSS接收机 ; Metal oxide semiconductors ; Noise ; Receivers ; Semiconductors ; 低相位噪声 ; 全球导航卫星系统 ; 控制信号 ; 杂散 ; 锁相环频率合成器 ; 频率检测器</subject><ispartof>Journal of semiconductors, 2014, Vol.35 (1), p.96-103</ispartof><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c359t-5b6b2ac8007a53dcdcc9da6edb6823260ba3335e3ea37e8eb3fa3ca422689c4b3</citedby><cites>FETCH-LOGICAL-c359t-5b6b2ac8007a53dcdcc9da6edb6823260ba3335e3ea37e8eb3fa3ca422689c4b3</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Uhttp://image.cqvip.com/vip1000/qk/94689X/94689X.jpg</thumbnail><link.rule.ids>314,776,780,4009,27902,27903,27904</link.rule.ids></links><search><creatorcontrib>李森 江金光 周细凤 刘江华</creatorcontrib><title>A low phase noise and low spur PLL frequency synthesizer for GNSS receivers</title><title>Journal of semiconductors</title><addtitle>Chinese Journal of Semiconductors</addtitle><description>A low phase noise and low spur phase locked loop (PLL) frequency synthesizer for use in global navigation satellite system (GNSS) receivers is proposed. To get a low spur, the symmetrical structure of the phase frequency detector (PFD) produces four control signals, which can reach the charge pump (CP) simultaneously, and an improved CP is realized to minimize the charge sharing and the charge injection and make the current matched. Additionally, the delay is controllable owing to the programmable PFD, so the dead zone of the CP can be eliminated. The output frequency of the VCO can be adjusted continuously and precisely by using a programmable LC-TANK. The phase noise of the VCO is lowered by using appropriate MOS sizes. The proposed PLL frequency synthesizer is fabricated in a 0.18 μm mixed-signal CMOS process. The measured phase noise at 1 MHz offset from the center frequency is -127.65 dBc/Hz and the reference spur is -73.58 dBc.</description><subject>CMOS</subject><subject>CMOS工艺</subject><subject>Delay</subject><subject>Frequency synthesizers</subject><subject>GNSS</subject><subject>GNSS接收机</subject><subject>Metal oxide semiconductors</subject><subject>Noise</subject><subject>Receivers</subject><subject>Semiconductors</subject><subject>低相位噪声</subject><subject>全球导航卫星系统</subject><subject>控制信号</subject><subject>杂散</subject><subject>锁相环频率合成器</subject><subject>频率检测器</subject><issn>1674-4926</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2014</creationdate><recordtype>article</recordtype><recordid>eNo9kEFPwzAMhXMAiTH4CUjhxqU0iZs0PU4TDEQFSINzlKbuVtS1XbKBxq-nY9Mutvz0nmV_hNxwds-Z1jFXaRIlmVAxyJjHjEvGkjMyOukX5DKEL8aGOeEj8jKhTfdD-6UNSNuuHqpty38t9FtP3_OcVh7XW2zdjoZdu1liqH_R06rzdPY6n1OPDutv9OGKnFe2CXh97GPy-fjwMX2K8rfZ83SSRw5ktolkoQphnWYstRJKVzqXlVZhWSgtQChWWACQCGghRY0FVBacTYRQOnNJAWNyd9jb-244LGzMqg4Om8a22G2D4cNrSkshYLDKg9X5LgSPlel9vbJ-Zzgze2BmD8bswRiQhpsDsCF3e8wtu3axrtvFKZhomWqWCfgD4xRrnw</recordid><startdate>2014</startdate><enddate>2014</enddate><creator>李森 江金光 周细凤 刘江华</creator><scope>2RA</scope><scope>92L</scope><scope>CQIGP</scope><scope>W92</scope><scope>~WA</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>7U5</scope><scope>8FD</scope><scope>L7M</scope></search><sort><creationdate>2014</creationdate><title>A low phase noise and low spur PLL frequency synthesizer for GNSS receivers</title><author>李森 江金光 周细凤 刘江华</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c359t-5b6b2ac8007a53dcdcc9da6edb6823260ba3335e3ea37e8eb3fa3ca422689c4b3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2014</creationdate><topic>CMOS</topic><topic>CMOS工艺</topic><topic>Delay</topic><topic>Frequency synthesizers</topic><topic>GNSS</topic><topic>GNSS接收机</topic><topic>Metal oxide semiconductors</topic><topic>Noise</topic><topic>Receivers</topic><topic>Semiconductors</topic><topic>低相位噪声</topic><topic>全球导航卫星系统</topic><topic>控制信号</topic><topic>杂散</topic><topic>锁相环频率合成器</topic><topic>频率检测器</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>李森 江金光 周细凤 刘江华</creatorcontrib><collection>维普_期刊</collection><collection>中文科技期刊数据库-CALIS站点</collection><collection>中文科技期刊数据库-7.0平台</collection><collection>中文科技期刊数据库-工程技术</collection><collection>中文科技期刊数据库- 镜像站点</collection><collection>CrossRef</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Solid State and Superconductivity Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><jtitle>Journal of semiconductors</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>李森 江金光 周细凤 刘江华</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>A low phase noise and low spur PLL frequency synthesizer for GNSS receivers</atitle><jtitle>Journal of semiconductors</jtitle><addtitle>Chinese Journal of Semiconductors</addtitle><date>2014</date><risdate>2014</risdate><volume>35</volume><issue>1</issue><spage>96</spage><epage>103</epage><pages>96-103</pages><issn>1674-4926</issn><abstract>A low phase noise and low spur phase locked loop (PLL) frequency synthesizer for use in global navigation satellite system (GNSS) receivers is proposed. To get a low spur, the symmetrical structure of the phase frequency detector (PFD) produces four control signals, which can reach the charge pump (CP) simultaneously, and an improved CP is realized to minimize the charge sharing and the charge injection and make the current matched. Additionally, the delay is controllable owing to the programmable PFD, so the dead zone of the CP can be eliminated. The output frequency of the VCO can be adjusted continuously and precisely by using a programmable LC-TANK. The phase noise of the VCO is lowered by using appropriate MOS sizes. The proposed PLL frequency synthesizer is fabricated in a 0.18 μm mixed-signal CMOS process. The measured phase noise at 1 MHz offset from the center frequency is -127.65 dBc/Hz and the reference spur is -73.58 dBc.</abstract><doi>10.1088/1674-4926/35/1/015004</doi><tpages>8</tpages><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier ISSN: 1674-4926
ispartof Journal of semiconductors, 2014, Vol.35 (1), p.96-103
issn 1674-4926
language eng
recordid cdi_proquest_miscellaneous_1744685223
source Institute of Physics:Jisc Collections:IOP Publishing Read and Publish 2024-2025 (Reading List)
subjects CMOS
CMOS工艺
Delay
Frequency synthesizers
GNSS
GNSS接收机
Metal oxide semiconductors
Noise
Receivers
Semiconductors
低相位噪声
全球导航卫星系统
控制信号
杂散
锁相环频率合成器
频率检测器
title A low phase noise and low spur PLL frequency synthesizer for GNSS receivers
url http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-23T17%3A48%3A27IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=A%20low%20phase%20noise%20and%20low%20spur%20PLL%20frequency%20synthesizer%20for%20GNSS%20receivers&rft.jtitle=Journal%20of%20semiconductors&rft.au=%E6%9D%8E%E6%A3%AE%20%E6%B1%9F%E9%87%91%E5%85%89%20%E5%91%A8%E7%BB%86%E5%87%A4%20%E5%88%98%E6%B1%9F%E5%8D%8E&rft.date=2014&rft.volume=35&rft.issue=1&rft.spage=96&rft.epage=103&rft.pages=96-103&rft.issn=1674-4926&rft_id=info:doi/10.1088/1674-4926/35/1/015004&rft_dat=%3Cproquest_cross%3E1744685223%3C/proquest_cross%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-c359t-5b6b2ac8007a53dcdcc9da6edb6823260ba3335e3ea37e8eb3fa3ca422689c4b3%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_pqid=1744685223&rft_id=info:pmid/&rft_cqvip_id=48578092&rfr_iscdi=true