Loading…

Novel ultrahigh-density flash memory with a stacked-surrounding gate transistor (S-SGT) structured cell

In order to overcome the limitation of cell area of 4F/sup 2/ per bit in conventional NAND flash memory cells, stacked-surrounding gate transistor (S-SGT) structured cell is proposed. This newly structured cell achieves a cell area of 4F/sup 2//N per bit, where N is the number of stacked memory cell...

Full description

Saved in:
Bibliographic Details
Published in:IEEE transactions on electron devices 2003-04, Vol.50 (4), p.945-951
Main Authors: Endoh, T., Kinoshita, K., Tanigami, T., Wada, Y., Sato, K., Yamada, K., Yokoyama, T., Takeuchi, N., Tanaka, K., Awaya, N., Sakiyama, K., Masuoka, F.
Format: Article
Language:English
Subjects:
Citations: Items that this one cites
Items that cite this one
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
cited_by cdi_FETCH-LOGICAL-c348t-a38a90c027a17c26ef0fbad9ae0cbb3493740b9f7683c2d3d2a24808049f09de3
cites cdi_FETCH-LOGICAL-c348t-a38a90c027a17c26ef0fbad9ae0cbb3493740b9f7683c2d3d2a24808049f09de3
container_end_page 951
container_issue 4
container_start_page 945
container_title IEEE transactions on electron devices
container_volume 50
creator Endoh, T.
Kinoshita, K.
Tanigami, T.
Wada, Y.
Sato, K.
Yamada, K.
Yokoyama, T.
Takeuchi, N.
Tanaka, K.
Awaya, N.
Sakiyama, K.
Masuoka, F.
description In order to overcome the limitation of cell area of 4F/sup 2/ per bit in conventional NAND flash memory cells, stacked-surrounding gate transistor (S-SGT) structured cell is proposed. This newly structured cell achieves a cell area of 4F/sup 2//N per bit, where N is the number of stacked memory cells in one silicon pillar, without using multibit per memory cell technology. The S-SGT structured cell consisting of two stacked memory cells in one silicon pillar achieves a cell area per bit of less than 50% of the smallest reported NAND structured cell. The novel S-SGT structured cells are fabricated by vertical self-aligned processes using a 0.2 /spl mu/m design rule. The S-SGT structured cell can be programmed and erased by uniform injection and uniform emission of Fowler-Nordheim (F-N) tunneling electrons over the whole channel area of the memory cell, respectively, which is the same program and erase mechanism as in conventional NAND structured cell. This high performance S-SGT structured cell is applicable to high-density nonvolatile memories for 16 G/64 G bit Flash memories and beyond.
doi_str_mv 10.1109/TED.2003.809429
format article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_miscellaneous_28480056</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>1206876</ieee_id><sourcerecordid>28480056</sourcerecordid><originalsourceid>FETCH-LOGICAL-c348t-a38a90c027a17c26ef0fbad9ae0cbb3493740b9f7683c2d3d2a24808049f09de3</originalsourceid><addsrcrecordid>eNqNkU1LAzEQhoMoWD_OHrwED6KHbWeTNJscpX5C0YP1HNLsbLu63dUkq_Tfm1JB8ORpGHielxleQk5yGOY56NHs5nrIAPhQgRZM75BBPh4XmZZC7pIBQK4yzRXfJwchvKZVCsEGZPHYfWJD-yZ6u6wXy6zENtRxTavGhiVd4arza_pVxyW1NETr3rDMQu9917dl3S7owkakSU5WiJ2nF8_Z893sMrG-d7H3WFKHTXNE9irbBDz-mYfk5fZmNrnPpk93D5Oraea4UDGzXFkNDlhh88IxiRVUc1tqi-Dmcy40LwTMdVVIxR0recksEwoUCF2BLpEfkvNt7rvvPnoM0azqsDnAttj1wTCllS4E_weYcmEsE3j2B3ztet-mJ4xSgo-F5CJBoy3kfBeCx8q8-3pl_drkYDb1mFSP2dRjtvUk43Rr1Ij4SzOQqpD8G-CTi-I</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>884354634</pqid></control><display><type>article</type><title>Novel ultrahigh-density flash memory with a stacked-surrounding gate transistor (S-SGT) structured cell</title><source>IEEE Electronic Library (IEL) Journals</source><creator>Endoh, T. ; Kinoshita, K. ; Tanigami, T. ; Wada, Y. ; Sato, K. ; Yamada, K. ; Yokoyama, T. ; Takeuchi, N. ; Tanaka, K. ; Awaya, N. ; Sakiyama, K. ; Masuoka, F.</creator><creatorcontrib>Endoh, T. ; Kinoshita, K. ; Tanigami, T. ; Wada, Y. ; Sato, K. ; Yamada, K. ; Yokoyama, T. ; Takeuchi, N. ; Tanaka, K. ; Awaya, N. ; Sakiyama, K. ; Masuoka, F.</creatorcontrib><description>In order to overcome the limitation of cell area of 4F/sup 2/ per bit in conventional NAND flash memory cells, stacked-surrounding gate transistor (S-SGT) structured cell is proposed. This newly structured cell achieves a cell area of 4F/sup 2//N per bit, where N is the number of stacked memory cells in one silicon pillar, without using multibit per memory cell technology. The S-SGT structured cell consisting of two stacked memory cells in one silicon pillar achieves a cell area per bit of less than 50% of the smallest reported NAND structured cell. The novel S-SGT structured cells are fabricated by vertical self-aligned processes using a 0.2 /spl mu/m design rule. The S-SGT structured cell can be programmed and erased by uniform injection and uniform emission of Fowler-Nordheim (F-N) tunneling electrons over the whole channel area of the memory cell, respectively, which is the same program and erase mechanism as in conventional NAND structured cell. This high performance S-SGT structured cell is applicable to high-density nonvolatile memories for 16 G/64 G bit Flash memories and beyond.</description><identifier>ISSN: 0018-9383</identifier><identifier>EISSN: 1557-9646</identifier><identifier>DOI: 10.1109/TED.2003.809429</identifier><identifier>CODEN: IETDAI</identifier><language>eng</language><publisher>New York: IEEE</publisher><subject>Cellular logic arrays ; Tunneling ; Very-large-scale integration</subject><ispartof>IEEE transactions on electron devices, 2003-04, Vol.50 (4), p.945-951</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2003</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c348t-a38a90c027a17c26ef0fbad9ae0cbb3493740b9f7683c2d3d2a24808049f09de3</citedby><cites>FETCH-LOGICAL-c348t-a38a90c027a17c26ef0fbad9ae0cbb3493740b9f7683c2d3d2a24808049f09de3</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/1206876$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,780,784,27924,27925,54796</link.rule.ids></links><search><creatorcontrib>Endoh, T.</creatorcontrib><creatorcontrib>Kinoshita, K.</creatorcontrib><creatorcontrib>Tanigami, T.</creatorcontrib><creatorcontrib>Wada, Y.</creatorcontrib><creatorcontrib>Sato, K.</creatorcontrib><creatorcontrib>Yamada, K.</creatorcontrib><creatorcontrib>Yokoyama, T.</creatorcontrib><creatorcontrib>Takeuchi, N.</creatorcontrib><creatorcontrib>Tanaka, K.</creatorcontrib><creatorcontrib>Awaya, N.</creatorcontrib><creatorcontrib>Sakiyama, K.</creatorcontrib><creatorcontrib>Masuoka, F.</creatorcontrib><title>Novel ultrahigh-density flash memory with a stacked-surrounding gate transistor (S-SGT) structured cell</title><title>IEEE transactions on electron devices</title><addtitle>TED</addtitle><description>In order to overcome the limitation of cell area of 4F/sup 2/ per bit in conventional NAND flash memory cells, stacked-surrounding gate transistor (S-SGT) structured cell is proposed. This newly structured cell achieves a cell area of 4F/sup 2//N per bit, where N is the number of stacked memory cells in one silicon pillar, without using multibit per memory cell technology. The S-SGT structured cell consisting of two stacked memory cells in one silicon pillar achieves a cell area per bit of less than 50% of the smallest reported NAND structured cell. The novel S-SGT structured cells are fabricated by vertical self-aligned processes using a 0.2 /spl mu/m design rule. The S-SGT structured cell can be programmed and erased by uniform injection and uniform emission of Fowler-Nordheim (F-N) tunneling electrons over the whole channel area of the memory cell, respectively, which is the same program and erase mechanism as in conventional NAND structured cell. This high performance S-SGT structured cell is applicable to high-density nonvolatile memories for 16 G/64 G bit Flash memories and beyond.</description><subject>Cellular logic arrays</subject><subject>Tunneling</subject><subject>Very-large-scale integration</subject><issn>0018-9383</issn><issn>1557-9646</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2003</creationdate><recordtype>article</recordtype><recordid>eNqNkU1LAzEQhoMoWD_OHrwED6KHbWeTNJscpX5C0YP1HNLsbLu63dUkq_Tfm1JB8ORpGHielxleQk5yGOY56NHs5nrIAPhQgRZM75BBPh4XmZZC7pIBQK4yzRXfJwchvKZVCsEGZPHYfWJD-yZ6u6wXy6zENtRxTavGhiVd4arza_pVxyW1NETr3rDMQu9917dl3S7owkakSU5WiJ2nF8_Z893sMrG-d7H3WFKHTXNE9irbBDz-mYfk5fZmNrnPpk93D5Oraea4UDGzXFkNDlhh88IxiRVUc1tqi-Dmcy40LwTMdVVIxR0recksEwoUCF2BLpEfkvNt7rvvPnoM0azqsDnAttj1wTCllS4E_weYcmEsE3j2B3ztet-mJ4xSgo-F5CJBoy3kfBeCx8q8-3pl_drkYDb1mFSP2dRjtvUk43Rr1Ij4SzOQqpD8G-CTi-I</recordid><startdate>200304</startdate><enddate>200304</enddate><creator>Endoh, T.</creator><creator>Kinoshita, K.</creator><creator>Tanigami, T.</creator><creator>Wada, Y.</creator><creator>Sato, K.</creator><creator>Yamada, K.</creator><creator>Yokoyama, T.</creator><creator>Takeuchi, N.</creator><creator>Tanaka, K.</creator><creator>Awaya, N.</creator><creator>Sakiyama, K.</creator><creator>Masuoka, F.</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope><scope>7U5</scope></search><sort><creationdate>200304</creationdate><title>Novel ultrahigh-density flash memory with a stacked-surrounding gate transistor (S-SGT) structured cell</title><author>Endoh, T. ; Kinoshita, K. ; Tanigami, T. ; Wada, Y. ; Sato, K. ; Yamada, K. ; Yokoyama, T. ; Takeuchi, N. ; Tanaka, K. ; Awaya, N. ; Sakiyama, K. ; Masuoka, F.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c348t-a38a90c027a17c26ef0fbad9ae0cbb3493740b9f7683c2d3d2a24808049f09de3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2003</creationdate><topic>Cellular logic arrays</topic><topic>Tunneling</topic><topic>Very-large-scale integration</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Endoh, T.</creatorcontrib><creatorcontrib>Kinoshita, K.</creatorcontrib><creatorcontrib>Tanigami, T.</creatorcontrib><creatorcontrib>Wada, Y.</creatorcontrib><creatorcontrib>Sato, K.</creatorcontrib><creatorcontrib>Yamada, K.</creatorcontrib><creatorcontrib>Yokoyama, T.</creatorcontrib><creatorcontrib>Takeuchi, N.</creatorcontrib><creatorcontrib>Tanaka, K.</creatorcontrib><creatorcontrib>Awaya, N.</creatorcontrib><creatorcontrib>Sakiyama, K.</creatorcontrib><creatorcontrib>Masuoka, F.</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 1998–Present</collection><collection>IEEE Xplore</collection><collection>CrossRef</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Solid State and Superconductivity Abstracts</collection><jtitle>IEEE transactions on electron devices</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Endoh, T.</au><au>Kinoshita, K.</au><au>Tanigami, T.</au><au>Wada, Y.</au><au>Sato, K.</au><au>Yamada, K.</au><au>Yokoyama, T.</au><au>Takeuchi, N.</au><au>Tanaka, K.</au><au>Awaya, N.</au><au>Sakiyama, K.</au><au>Masuoka, F.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Novel ultrahigh-density flash memory with a stacked-surrounding gate transistor (S-SGT) structured cell</atitle><jtitle>IEEE transactions on electron devices</jtitle><stitle>TED</stitle><date>2003-04</date><risdate>2003</risdate><volume>50</volume><issue>4</issue><spage>945</spage><epage>951</epage><pages>945-951</pages><issn>0018-9383</issn><eissn>1557-9646</eissn><coden>IETDAI</coden><abstract>In order to overcome the limitation of cell area of 4F/sup 2/ per bit in conventional NAND flash memory cells, stacked-surrounding gate transistor (S-SGT) structured cell is proposed. This newly structured cell achieves a cell area of 4F/sup 2//N per bit, where N is the number of stacked memory cells in one silicon pillar, without using multibit per memory cell technology. The S-SGT structured cell consisting of two stacked memory cells in one silicon pillar achieves a cell area per bit of less than 50% of the smallest reported NAND structured cell. The novel S-SGT structured cells are fabricated by vertical self-aligned processes using a 0.2 /spl mu/m design rule. The S-SGT structured cell can be programmed and erased by uniform injection and uniform emission of Fowler-Nordheim (F-N) tunneling electrons over the whole channel area of the memory cell, respectively, which is the same program and erase mechanism as in conventional NAND structured cell. This high performance S-SGT structured cell is applicable to high-density nonvolatile memories for 16 G/64 G bit Flash memories and beyond.</abstract><cop>New York</cop><pub>IEEE</pub><doi>10.1109/TED.2003.809429</doi><tpages>7</tpages></addata></record>
fulltext fulltext
identifier ISSN: 0018-9383
ispartof IEEE transactions on electron devices, 2003-04, Vol.50 (4), p.945-951
issn 0018-9383
1557-9646
language eng
recordid cdi_proquest_miscellaneous_28480056
source IEEE Electronic Library (IEL) Journals
subjects Cellular logic arrays
Tunneling
Very-large-scale integration
title Novel ultrahigh-density flash memory with a stacked-surrounding gate transistor (S-SGT) structured cell
url http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-27T16%3A20%3A50IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Novel%20ultrahigh-density%20flash%20memory%20with%20a%20stacked-surrounding%20gate%20transistor%20(S-SGT)%20structured%20cell&rft.jtitle=IEEE%20transactions%20on%20electron%20devices&rft.au=Endoh,%20T.&rft.date=2003-04&rft.volume=50&rft.issue=4&rft.spage=945&rft.epage=951&rft.pages=945-951&rft.issn=0018-9383&rft.eissn=1557-9646&rft.coden=IETDAI&rft_id=info:doi/10.1109/TED.2003.809429&rft_dat=%3Cproquest_cross%3E28480056%3C/proquest_cross%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-c348t-a38a90c027a17c26ef0fbad9ae0cbb3493740b9f7683c2d3d2a24808049f09de3%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_pqid=884354634&rft_id=info:pmid/&rft_ieee_id=1206876&rfr_iscdi=true