Loading…

Integrated process of photoresist trimming and dielectric hard mask etching for sub-50 nm gate patterning

Photoresist (PR) trimming for narrowing gate critical dimensions (CD) to sub-50 nm range is a known technique in polysilicon gate CMOS technology. However, the trend to replace polysilicon by a suitable metal such as TaN involves replacement of PR mask by a dielectric hard mask (HM) for providing ti...

Full description

Saved in:
Bibliographic Details
Published in:Thin solid films 2006-05, Vol.504 (1), p.117-120
Main Authors: Bliznetsov, Vladimir, Kumar, Rakesh, Lin, Huizhen, Ang, Kah-Wee, Yoo, Won Jong, Du, Anyan
Format: Article
Language:English
Subjects:
Citations: Items that this one cites
Items that cite this one
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
cited_by cdi_FETCH-LOGICAL-c359t-80049193f1dc92d45a4302ba553b40d44eb8511dfa8fce6a8449e5f83bc36773
cites cdi_FETCH-LOGICAL-c359t-80049193f1dc92d45a4302ba553b40d44eb8511dfa8fce6a8449e5f83bc36773
container_end_page 120
container_issue 1
container_start_page 117
container_title Thin solid films
container_volume 504
creator Bliznetsov, Vladimir
Kumar, Rakesh
Lin, Huizhen
Ang, Kah-Wee
Yoo, Won Jong
Du, Anyan
description Photoresist (PR) trimming for narrowing gate critical dimensions (CD) to sub-50 nm range is a known technique in polysilicon gate CMOS technology. However, the trend to replace polysilicon by a suitable metal such as TaN involves replacement of PR mask by a dielectric hard mask (HM) for providing tight CD and profile control in subsequent TaN etching. We have found that traditional selective etching of dielectrics on top of TaN film poses many challenges. Besides, PR trimming also should be tuned so that PR mask after trimming could match requirements of HM etching. By study and optimization of both PR trimming and HM etching in dipole ring magnetron etcher, we developed a production worthy processes for fabrication of sub-50 nm hard mask used for TaN gate etching in CMOS technology.
doi_str_mv 10.1016/j.tsf.2005.09.152
format article
fullrecord <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_proquest_miscellaneous_29468700</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><els_id>S0040609005018109</els_id><sourcerecordid>28865630</sourcerecordid><originalsourceid>FETCH-LOGICAL-c359t-80049193f1dc92d45a4302ba553b40d44eb8511dfa8fce6a8449e5f83bc36773</originalsourceid><addsrcrecordid>eNqFkEFP4zAQhS20SHSBH8DNJ24J49hObHFCaBeQkLhwtxx73Lo0SbFdpP3366p7Xk4jzbz3NO8j5IZBy4D1d9u25NB2ALIF3TLZnZEVU4NuuoGzH2QFIKDpQcMF-ZnzFgBY1_EViS9zwXWyBT3dp8VhznQJdL9ZypIwx1xoSXGa4rymdvbUR9yhqytHNzZ5Otn8QbG4zVEQlkTzYWwk0Hmi6xpK97YUTHO9XpHzYHcZr__NS_L--9f743Pz-vb08vjw2jgudWlU_VQzzQPzTndeSCs4dKOVko8CvBA4KsmYD1YFh71VQmiUQfHR8X4Y-CW5PcXWNp8HzMVMMTvc7eyMyyGbToteDQDfC5XqZc-PQnYSurTknDCYfSVi0x_DwBzhm62p8M0RvgFtKvzquT95sDb9iphMdhFnhz6mis_4Jf7H_RcY7I2i</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>28865630</pqid></control><display><type>article</type><title>Integrated process of photoresist trimming and dielectric hard mask etching for sub-50 nm gate patterning</title><source>ScienceDirect Freedom Collection 2022-2024</source><creator>Bliznetsov, Vladimir ; Kumar, Rakesh ; Lin, Huizhen ; Ang, Kah-Wee ; Yoo, Won Jong ; Du, Anyan</creator><creatorcontrib>Bliznetsov, Vladimir ; Kumar, Rakesh ; Lin, Huizhen ; Ang, Kah-Wee ; Yoo, Won Jong ; Du, Anyan</creatorcontrib><description>Photoresist (PR) trimming for narrowing gate critical dimensions (CD) to sub-50 nm range is a known technique in polysilicon gate CMOS technology. However, the trend to replace polysilicon by a suitable metal such as TaN involves replacement of PR mask by a dielectric hard mask (HM) for providing tight CD and profile control in subsequent TaN etching. We have found that traditional selective etching of dielectrics on top of TaN film poses many challenges. Besides, PR trimming also should be tuned so that PR mask after trimming could match requirements of HM etching. By study and optimization of both PR trimming and HM etching in dipole ring magnetron etcher, we developed a production worthy processes for fabrication of sub-50 nm hard mask used for TaN gate etching in CMOS technology.</description><identifier>ISSN: 0040-6090</identifier><identifier>EISSN: 1879-2731</identifier><identifier>DOI: 10.1016/j.tsf.2005.09.152</identifier><language>eng</language><publisher>Elsevier B.V</publisher><subject>Dipole ring magnetron ; Hard mask ; Photoresist trimming ; Sub-50 nm</subject><ispartof>Thin solid films, 2006-05, Vol.504 (1), p.117-120</ispartof><rights>2005 Elsevier B.V.</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c359t-80049193f1dc92d45a4302ba553b40d44eb8511dfa8fce6a8449e5f83bc36773</citedby><cites>FETCH-LOGICAL-c359t-80049193f1dc92d45a4302ba553b40d44eb8511dfa8fce6a8449e5f83bc36773</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,780,784,27924,27925</link.rule.ids></links><search><creatorcontrib>Bliznetsov, Vladimir</creatorcontrib><creatorcontrib>Kumar, Rakesh</creatorcontrib><creatorcontrib>Lin, Huizhen</creatorcontrib><creatorcontrib>Ang, Kah-Wee</creatorcontrib><creatorcontrib>Yoo, Won Jong</creatorcontrib><creatorcontrib>Du, Anyan</creatorcontrib><title>Integrated process of photoresist trimming and dielectric hard mask etching for sub-50 nm gate patterning</title><title>Thin solid films</title><description>Photoresist (PR) trimming for narrowing gate critical dimensions (CD) to sub-50 nm range is a known technique in polysilicon gate CMOS technology. However, the trend to replace polysilicon by a suitable metal such as TaN involves replacement of PR mask by a dielectric hard mask (HM) for providing tight CD and profile control in subsequent TaN etching. We have found that traditional selective etching of dielectrics on top of TaN film poses many challenges. Besides, PR trimming also should be tuned so that PR mask after trimming could match requirements of HM etching. By study and optimization of both PR trimming and HM etching in dipole ring magnetron etcher, we developed a production worthy processes for fabrication of sub-50 nm hard mask used for TaN gate etching in CMOS technology.</description><subject>Dipole ring magnetron</subject><subject>Hard mask</subject><subject>Photoresist trimming</subject><subject>Sub-50 nm</subject><issn>0040-6090</issn><issn>1879-2731</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2006</creationdate><recordtype>article</recordtype><recordid>eNqFkEFP4zAQhS20SHSBH8DNJ24J49hObHFCaBeQkLhwtxx73Lo0SbFdpP3366p7Xk4jzbz3NO8j5IZBy4D1d9u25NB2ALIF3TLZnZEVU4NuuoGzH2QFIKDpQcMF-ZnzFgBY1_EViS9zwXWyBT3dp8VhznQJdL9ZypIwx1xoSXGa4rymdvbUR9yhqytHNzZ5Otn8QbG4zVEQlkTzYWwk0Hmi6xpK97YUTHO9XpHzYHcZr__NS_L--9f743Pz-vb08vjw2jgudWlU_VQzzQPzTndeSCs4dKOVko8CvBA4KsmYD1YFh71VQmiUQfHR8X4Y-CW5PcXWNp8HzMVMMTvc7eyMyyGbToteDQDfC5XqZc-PQnYSurTknDCYfSVi0x_DwBzhm62p8M0RvgFtKvzquT95sDb9iphMdhFnhz6mis_4Jf7H_RcY7I2i</recordid><startdate>20060510</startdate><enddate>20060510</enddate><creator>Bliznetsov, Vladimir</creator><creator>Kumar, Rakesh</creator><creator>Lin, Huizhen</creator><creator>Ang, Kah-Wee</creator><creator>Yoo, Won Jong</creator><creator>Du, Anyan</creator><general>Elsevier B.V</general><scope>AAYXX</scope><scope>CITATION</scope><scope>7QQ</scope><scope>7SP</scope><scope>7U5</scope><scope>8FD</scope><scope>JG9</scope><scope>L7M</scope><scope>7TB</scope><scope>FR3</scope></search><sort><creationdate>20060510</creationdate><title>Integrated process of photoresist trimming and dielectric hard mask etching for sub-50 nm gate patterning</title><author>Bliznetsov, Vladimir ; Kumar, Rakesh ; Lin, Huizhen ; Ang, Kah-Wee ; Yoo, Won Jong ; Du, Anyan</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c359t-80049193f1dc92d45a4302ba553b40d44eb8511dfa8fce6a8449e5f83bc36773</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2006</creationdate><topic>Dipole ring magnetron</topic><topic>Hard mask</topic><topic>Photoresist trimming</topic><topic>Sub-50 nm</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Bliznetsov, Vladimir</creatorcontrib><creatorcontrib>Kumar, Rakesh</creatorcontrib><creatorcontrib>Lin, Huizhen</creatorcontrib><creatorcontrib>Ang, Kah-Wee</creatorcontrib><creatorcontrib>Yoo, Won Jong</creatorcontrib><creatorcontrib>Du, Anyan</creatorcontrib><collection>CrossRef</collection><collection>Ceramic Abstracts</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Solid State and Superconductivity Abstracts</collection><collection>Technology Research Database</collection><collection>Materials Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Mechanical &amp; Transportation Engineering Abstracts</collection><collection>Engineering Research Database</collection><jtitle>Thin solid films</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Bliznetsov, Vladimir</au><au>Kumar, Rakesh</au><au>Lin, Huizhen</au><au>Ang, Kah-Wee</au><au>Yoo, Won Jong</au><au>Du, Anyan</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Integrated process of photoresist trimming and dielectric hard mask etching for sub-50 nm gate patterning</atitle><jtitle>Thin solid films</jtitle><date>2006-05-10</date><risdate>2006</risdate><volume>504</volume><issue>1</issue><spage>117</spage><epage>120</epage><pages>117-120</pages><issn>0040-6090</issn><eissn>1879-2731</eissn><abstract>Photoresist (PR) trimming for narrowing gate critical dimensions (CD) to sub-50 nm range is a known technique in polysilicon gate CMOS technology. However, the trend to replace polysilicon by a suitable metal such as TaN involves replacement of PR mask by a dielectric hard mask (HM) for providing tight CD and profile control in subsequent TaN etching. We have found that traditional selective etching of dielectrics on top of TaN film poses many challenges. Besides, PR trimming also should be tuned so that PR mask after trimming could match requirements of HM etching. By study and optimization of both PR trimming and HM etching in dipole ring magnetron etcher, we developed a production worthy processes for fabrication of sub-50 nm hard mask used for TaN gate etching in CMOS technology.</abstract><pub>Elsevier B.V</pub><doi>10.1016/j.tsf.2005.09.152</doi><tpages>4</tpages></addata></record>
fulltext fulltext
identifier ISSN: 0040-6090
ispartof Thin solid films, 2006-05, Vol.504 (1), p.117-120
issn 0040-6090
1879-2731
language eng
recordid cdi_proquest_miscellaneous_29468700
source ScienceDirect Freedom Collection 2022-2024
subjects Dipole ring magnetron
Hard mask
Photoresist trimming
Sub-50 nm
title Integrated process of photoresist trimming and dielectric hard mask etching for sub-50 nm gate patterning
url http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-02T17%3A26%3A25IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Integrated%20process%20of%20photoresist%20trimming%20and%20dielectric%20hard%20mask%20etching%20for%20sub-50%20nm%20gate%20patterning&rft.jtitle=Thin%20solid%20films&rft.au=Bliznetsov,%20Vladimir&rft.date=2006-05-10&rft.volume=504&rft.issue=1&rft.spage=117&rft.epage=120&rft.pages=117-120&rft.issn=0040-6090&rft.eissn=1879-2731&rft_id=info:doi/10.1016/j.tsf.2005.09.152&rft_dat=%3Cproquest_cross%3E28865630%3C/proquest_cross%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-c359t-80049193f1dc92d45a4302ba553b40d44eb8511dfa8fce6a8449e5f83bc36773%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_pqid=28865630&rft_id=info:pmid/&rfr_iscdi=true