Loading…

A Parallel-based Lifting Algorithm and VLSI Architecture for DWT

A novel Parallel-Based Lifting Algorithm (PBLA) for Discrete Wavelet Transform (DWT), exploiting the parallelism of arithmetic operations in all lifting steps, is proposed in this paper. It leads to reduce the critical path latency of computation, and to reduce the complexity of hardware implementat...

Full description

Saved in:
Bibliographic Details
Published in:Journal of electronics (China) 2006-03, Vol.23 (2), p.244-248
Main Authors: Xiong, Chengyi, Tian, Jinwen, Liu, Jian, Gao, Zhirong
Format: Article
Language:English
Subjects:
Citations: Items that this one cites
Online Access:Get full text
Tags: Add Tag
No Tags, Be the first to tag this record!
cited_by
cites cdi_FETCH-LOGICAL-c1038-c7a10437705b044195260a8bcc711c1d029bba18e2617ae2cb4c606de53301543
container_end_page 248
container_issue 2
container_start_page 244
container_title Journal of electronics (China)
container_volume 23
creator Xiong, Chengyi
Tian, Jinwen
Liu, Jian
Gao, Zhirong
description A novel Parallel-Based Lifting Algorithm (PBLA) for Discrete Wavelet Transform (DWT), exploiting the parallelism of arithmetic operations in all lifting steps, is proposed in this paper. It leads to reduce the critical path latency of computation, and to reduce the complexity of hardware implementation as well. The detailed derivation on the proposed algorithm, as well as the resulting Very Large Scale Integration (VLSI) architecture, is introduced, taking the 9/7 DWT as an example but without loss of generality. In comparison with the Conventional Lifting Algorithm Based Implementation (CLABI), the critical path latency of the proposed architecture is reduced by more than half from (4Tm + 8Ta)to Tm + 4Ta, and is competitive to that of Convolution-Based Implementation (CBI), but the new implementation will save significantly in hardware. The experimental results demonstrate that the proposed architecture has good performance in both increasing working frequency and reducing area.
doi_str_mv 10.1007/s11767-004-0089-z
format article
fullrecord <record><control><sourceid>wanfang_jour_cross</sourceid><recordid>TN_cdi_wanfang_journals_dzkxxk_e200602018</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><cqvip_id>21437615</cqvip_id><wanfj_id>dzkxxk_e200602018</wanfj_id><sourcerecordid>dzkxxk_e200602018</sourcerecordid><originalsourceid>FETCH-LOGICAL-c1038-c7a10437705b044195260a8bcc711c1d029bba18e2617ae2cb4c606de53301543</originalsourceid><addsrcrecordid>eNot0MFOwzAMBuAIgcQYPAC3iBuHgJ20TXujGgMmVQKJAccoTdOuW9dC2omxpyfTdrB88W9bHyHXCHcIIO97RBlJBhD4ihO2OyEjTBLBIMLwlIyAo2RJzPk5uej7JUAo4hBG5CGlb9rpprENy3VvC5rV5VC3FU2bqnP1sFhT3Rb0M3uf0dSZRT1YM2ycpWXn6OPX_JKclbrp7dWxj8nH03Q-eWHZ6_NskmbMIIiYGakRAiElhDkEASYhj0DHuTES0WABPMlzjbHlEUptuckDE0FU2FAIwDAQY3J72Pur21K3lVp2G9f6i6rYrbbblbIcIAIOGPtZPMwa1_W9s6X6dvVauz-FoPZc6sClPJfac6mdz9wcM4uurX68gMq1WZV1YxVH_7l3FP_iDmZZ</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>A Parallel-based Lifting Algorithm and VLSI Architecture for DWT</title><source>Alma/SFX Local Collection</source><creator>Xiong, Chengyi ; Tian, Jinwen ; Liu, Jian ; Gao, Zhirong</creator><creatorcontrib>Xiong, Chengyi ; Tian, Jinwen ; Liu, Jian ; Gao, Zhirong</creatorcontrib><description>A novel Parallel-Based Lifting Algorithm (PBLA) for Discrete Wavelet Transform (DWT), exploiting the parallelism of arithmetic operations in all lifting steps, is proposed in this paper. It leads to reduce the critical path latency of computation, and to reduce the complexity of hardware implementation as well. The detailed derivation on the proposed algorithm, as well as the resulting Very Large Scale Integration (VLSI) architecture, is introduced, taking the 9/7 DWT as an example but without loss of generality. In comparison with the Conventional Lifting Algorithm Based Implementation (CLABI), the critical path latency of the proposed architecture is reduced by more than half from (4Tm + 8Ta)to Tm + 4Ta, and is competitive to that of Convolution-Based Implementation (CBI), but the new implementation will save significantly in hardware. The experimental results demonstrate that the proposed architecture has good performance in both increasing working frequency and reducing area.</description><identifier>ISSN: 0217-9822</identifier><identifier>EISSN: 1993-0615</identifier><identifier>DOI: 10.1007/s11767-004-0089-z</identifier><language>eng</language><publisher>The State Key Lab of Education Commission for Image Processing and Intelligent Control, Institute of Pattern Recognition &amp; Artificial Intelligence, Huazhong Univ. of Science &amp; Tech., Wuhan 430074, China</publisher><subject>DFT ; 临界路径 ; 大规模集成电路 ; 提升算法 ; 离散小波变换</subject><ispartof>Journal of electronics (China), 2006-03, Vol.23 (2), p.244-248</ispartof><rights>Copyright © Wanfang Data Co. Ltd. All Rights Reserved.</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><cites>FETCH-LOGICAL-c1038-c7a10437705b044195260a8bcc711c1d029bba18e2617ae2cb4c606de53301543</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Uhttp://image.cqvip.com/vip1000/qk/85266X/85266X.jpg</thumbnail><link.rule.ids>314,780,784,27924,27925</link.rule.ids></links><search><creatorcontrib>Xiong, Chengyi</creatorcontrib><creatorcontrib>Tian, Jinwen</creatorcontrib><creatorcontrib>Liu, Jian</creatorcontrib><creatorcontrib>Gao, Zhirong</creatorcontrib><title>A Parallel-based Lifting Algorithm and VLSI Architecture for DWT</title><title>Journal of electronics (China)</title><addtitle>Journal of Electronics</addtitle><description>A novel Parallel-Based Lifting Algorithm (PBLA) for Discrete Wavelet Transform (DWT), exploiting the parallelism of arithmetic operations in all lifting steps, is proposed in this paper. It leads to reduce the critical path latency of computation, and to reduce the complexity of hardware implementation as well. The detailed derivation on the proposed algorithm, as well as the resulting Very Large Scale Integration (VLSI) architecture, is introduced, taking the 9/7 DWT as an example but without loss of generality. In comparison with the Conventional Lifting Algorithm Based Implementation (CLABI), the critical path latency of the proposed architecture is reduced by more than half from (4Tm + 8Ta)to Tm + 4Ta, and is competitive to that of Convolution-Based Implementation (CBI), but the new implementation will save significantly in hardware. The experimental results demonstrate that the proposed architecture has good performance in both increasing working frequency and reducing area.</description><subject>DFT</subject><subject>临界路径</subject><subject>大规模集成电路</subject><subject>提升算法</subject><subject>离散小波变换</subject><issn>0217-9822</issn><issn>1993-0615</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2006</creationdate><recordtype>article</recordtype><recordid>eNot0MFOwzAMBuAIgcQYPAC3iBuHgJ20TXujGgMmVQKJAccoTdOuW9dC2omxpyfTdrB88W9bHyHXCHcIIO97RBlJBhD4ihO2OyEjTBLBIMLwlIyAo2RJzPk5uej7JUAo4hBG5CGlb9rpprENy3VvC5rV5VC3FU2bqnP1sFhT3Rb0M3uf0dSZRT1YM2ycpWXn6OPX_JKclbrp7dWxj8nH03Q-eWHZ6_NskmbMIIiYGakRAiElhDkEASYhj0DHuTES0WABPMlzjbHlEUptuckDE0FU2FAIwDAQY3J72Pur21K3lVp2G9f6i6rYrbbblbIcIAIOGPtZPMwa1_W9s6X6dvVauz-FoPZc6sClPJfac6mdz9wcM4uurX68gMq1WZV1YxVH_7l3FP_iDmZZ</recordid><startdate>200603</startdate><enddate>200603</enddate><creator>Xiong, Chengyi</creator><creator>Tian, Jinwen</creator><creator>Liu, Jian</creator><creator>Gao, Zhirong</creator><general>The State Key Lab of Education Commission for Image Processing and Intelligent Control, Institute of Pattern Recognition &amp; Artificial Intelligence, Huazhong Univ. of Science &amp; Tech., Wuhan 430074, China</general><general>College of Electronic Info. Eng., South-Center Univ. for Nationalities, Wuhan 430074, China%The State Key Lab of Education Commission for Image Processing and Intelligent Control, Institute of Pattern Recognition &amp; Artificial Intelligence, Huazhong Univ. of Science &amp; Tech., Wuhan 430074, China%Dept of Computer Science, Wuhan Univ. of Science &amp; Eng., Wuhan 430074, China</general><scope>2RA</scope><scope>92L</scope><scope>CQIGP</scope><scope>W92</scope><scope>~WA</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>2B.</scope><scope>4A8</scope><scope>92I</scope><scope>93N</scope><scope>PSX</scope><scope>TCJ</scope></search><sort><creationdate>200603</creationdate><title>A Parallel-based Lifting Algorithm and VLSI Architecture for DWT</title><author>Xiong, Chengyi ; Tian, Jinwen ; Liu, Jian ; Gao, Zhirong</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c1038-c7a10437705b044195260a8bcc711c1d029bba18e2617ae2cb4c606de53301543</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2006</creationdate><topic>DFT</topic><topic>临界路径</topic><topic>大规模集成电路</topic><topic>提升算法</topic><topic>离散小波变换</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Xiong, Chengyi</creatorcontrib><creatorcontrib>Tian, Jinwen</creatorcontrib><creatorcontrib>Liu, Jian</creatorcontrib><creatorcontrib>Gao, Zhirong</creatorcontrib><collection>维普_期刊</collection><collection>中文科技期刊数据库-CALIS站点</collection><collection>维普中文期刊数据库</collection><collection>中文科技期刊数据库-工程技术</collection><collection>中文科技期刊数据库- 镜像站点</collection><collection>CrossRef</collection><collection>Wanfang Data Journals - Hong Kong</collection><collection>WANFANG Data Centre</collection><collection>Wanfang Data Journals</collection><collection>万方数据期刊 - 香港版</collection><collection>China Online Journals (COJ)</collection><collection>China Online Journals (COJ)</collection><jtitle>Journal of electronics (China)</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Xiong, Chengyi</au><au>Tian, Jinwen</au><au>Liu, Jian</au><au>Gao, Zhirong</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>A Parallel-based Lifting Algorithm and VLSI Architecture for DWT</atitle><jtitle>Journal of electronics (China)</jtitle><addtitle>Journal of Electronics</addtitle><date>2006-03</date><risdate>2006</risdate><volume>23</volume><issue>2</issue><spage>244</spage><epage>248</epage><pages>244-248</pages><issn>0217-9822</issn><eissn>1993-0615</eissn><abstract>A novel Parallel-Based Lifting Algorithm (PBLA) for Discrete Wavelet Transform (DWT), exploiting the parallelism of arithmetic operations in all lifting steps, is proposed in this paper. It leads to reduce the critical path latency of computation, and to reduce the complexity of hardware implementation as well. The detailed derivation on the proposed algorithm, as well as the resulting Very Large Scale Integration (VLSI) architecture, is introduced, taking the 9/7 DWT as an example but without loss of generality. In comparison with the Conventional Lifting Algorithm Based Implementation (CLABI), the critical path latency of the proposed architecture is reduced by more than half from (4Tm + 8Ta)to Tm + 4Ta, and is competitive to that of Convolution-Based Implementation (CBI), but the new implementation will save significantly in hardware. The experimental results demonstrate that the proposed architecture has good performance in both increasing working frequency and reducing area.</abstract><pub>The State Key Lab of Education Commission for Image Processing and Intelligent Control, Institute of Pattern Recognition &amp; Artificial Intelligence, Huazhong Univ. of Science &amp; Tech., Wuhan 430074, China</pub><doi>10.1007/s11767-004-0089-z</doi><tpages>5</tpages></addata></record>
fulltext fulltext
identifier ISSN: 0217-9822
ispartof Journal of electronics (China), 2006-03, Vol.23 (2), p.244-248
issn 0217-9822
1993-0615
language eng
recordid cdi_wanfang_journals_dzkxxk_e200602018
source Alma/SFX Local Collection
subjects DFT
临界路径
大规模集成电路
提升算法
离散小波变换
title A Parallel-based Lifting Algorithm and VLSI Architecture for DWT
url http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-27T05%3A51%3A54IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-wanfang_jour_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=A%20Parallel-based%20Lifting%20Algorithm%20and%20VLSI%20Architecture%20for%20DWT&rft.jtitle=Journal%20of%20electronics%20(China)&rft.au=Xiong,%20Chengyi&rft.date=2006-03&rft.volume=23&rft.issue=2&rft.spage=244&rft.epage=248&rft.pages=244-248&rft.issn=0217-9822&rft.eissn=1993-0615&rft_id=info:doi/10.1007/s11767-004-0089-z&rft_dat=%3Cwanfang_jour_cross%3Edzkxxk_e200602018%3C/wanfang_jour_cross%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-c1038-c7a10437705b044195260a8bcc711c1d029bba18e2617ae2cb4c606de53301543%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_id=info:pmid/&rft_cqvip_id=21437615&rft_wanfj_id=dzkxxk_e200602018&rfr_iscdi=true