Loading…
Generation of Functional Broadside Tests for Transition Faults
Scan design allows a circuit to be tested using states that the circuit cannot enter during functional operation. It was observed that nonfunctional operation during testing may cause excessive currents that can cause a good chip to fail the test because of voltage droops caused by the excessive cur...
Saved in:
Published in: | IEEE transactions on computer-aided design of integrated circuits and systems 2006-10, Vol.25 (10), p.2207-2218, Article 2207 |
---|---|
Main Authors: | , |
Format: | Article |
Language: | English |
Subjects: | |
Citations: | Items that this one cites Items that cite this one |
Online Access: | Get full text |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
cited_by | cdi_FETCH-LOGICAL-c322t-1e99e49512786f333fd150beeebaf1054fd29e4c6890a1c5d57de74ba884b7203 |
---|---|
cites | cdi_FETCH-LOGICAL-c322t-1e99e49512786f333fd150beeebaf1054fd29e4c6890a1c5d57de74ba884b7203 |
container_end_page | 2218 |
container_issue | 10 |
container_start_page | 2207 |
container_title | IEEE transactions on computer-aided design of integrated circuits and systems |
container_volume | 25 |
creator | Pomeranz, I. Reddy, S.M. |
description | Scan design allows a circuit to be tested using states that the circuit cannot enter during functional operation. It was observed that nonfunctional operation during testing may cause excessive currents that can cause a good chip to fail the test because of voltage droops caused by the excessive current demand. A good chip may also fail due to the propagation of signal transitions along nonfunctional long paths, especially during at-speed testing. This problem is studied in this paper in the context of tests for transition faults. A method for determining transition faults that are untestable under functional operation-conditions is described. Two procedures for generating transition-fault tests that use only functional operation conditions are also described. The first procedure accepts as input a broadside test set for transition faults. The second procedure accepts as input a test sequence for the nonscan circuit. Although such a test sequence is more complex to generate and simulate, it results in higher numbers of faults detected under functional operation conditions |
doi_str_mv | 10.1109/TCAD.2005.860959 |
format | article |
fullrecord | <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_crossref_citationtrail_10_1109_TCAD_2005_860959</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>1677702</ieee_id><sourcerecordid>2342365091</sourcerecordid><originalsourceid>FETCH-LOGICAL-c322t-1e99e49512786f333fd150beeebaf1054fd29e4c6890a1c5d57de74ba884b7203</originalsourceid><addsrcrecordid>eNp9kD1PwzAQhi0EEqWwI7FELEwpd05sxwtSKbQgVWIJc-QktuQqTYqdDPx7nAYJqQPT3fC89_EQcouwQAT5mK-WLwsKwBYZB8nkGZmhTEScIsNzMgMqshhAwCW58n4HgCmjckaeNrrVTvW2a6POROuhrcZeNdGz61Ttba2jXPveR6ZzUe5U6-0RXquh6f01uTCq8frmt87J5_o1X73F24_N-2q5jauE0j5GLaVOJcNwBTdJkpgaGZRa61IZBJaamgag4pkEhRWrmai1SEuVZWkpKCRz8jDNPbjuawj3FHvrK900qtXd4ItMcpSIAgN5f0LuusGFhwLEGWeQcRogmKDKdd47bYqDs3vlvguEYtRZjDqLUWcx6QwRfhKpbH_01jtlm_-Cd1PQhnf_9nAhBNDkB0h0gSc</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>865650862</pqid></control><display><type>article</type><title>Generation of Functional Broadside Tests for Transition Faults</title><source>IEEE Electronic Library (IEL) Journals</source><creator>Pomeranz, I. ; Reddy, S.M.</creator><creatorcontrib>Pomeranz, I. ; Reddy, S.M.</creatorcontrib><description>Scan design allows a circuit to be tested using states that the circuit cannot enter during functional operation. It was observed that nonfunctional operation during testing may cause excessive currents that can cause a good chip to fail the test because of voltage droops caused by the excessive current demand. A good chip may also fail due to the propagation of signal transitions along nonfunctional long paths, especially during at-speed testing. This problem is studied in this paper in the context of tests for transition faults. A method for determining transition faults that are untestable under functional operation-conditions is described. Two procedures for generating transition-fault tests that use only functional operation conditions are also described. The first procedure accepts as input a broadside test set for transition faults. The second procedure accepts as input a test sequence for the nonscan circuit. Although such a test sequence is more complex to generate and simulate, it results in higher numbers of faults detected under functional operation conditions</description><identifier>ISSN: 0278-0070</identifier><identifier>EISSN: 1937-4151</identifier><identifier>DOI: 10.1109/TCAD.2005.860959</identifier><identifier>CODEN: ITCSDI</identifier><language>eng</language><publisher>New York: IEEE</publisher><subject>Broadside tests ; Chips ; Circuit design ; Circuit faults ; Circuit simulation ; Circuit testing ; Circuits ; Computer aided design ; Current supplies ; Design engineering ; Electric potential ; Electrical fault detection ; Fault detection ; Faults ; Life testing ; overtesting ; Propagation delay ; reachable states ; Sequential analysis ; transition faults ; Voltage</subject><ispartof>IEEE transactions on computer-aided design of integrated circuits and systems, 2006-10, Vol.25 (10), p.2207-2218, Article 2207</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2006</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c322t-1e99e49512786f333fd150beeebaf1054fd29e4c6890a1c5d57de74ba884b7203</citedby><cites>FETCH-LOGICAL-c322t-1e99e49512786f333fd150beeebaf1054fd29e4c6890a1c5d57de74ba884b7203</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/1677702$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,780,784,27923,27924,54795</link.rule.ids></links><search><creatorcontrib>Pomeranz, I.</creatorcontrib><creatorcontrib>Reddy, S.M.</creatorcontrib><title>Generation of Functional Broadside Tests for Transition Faults</title><title>IEEE transactions on computer-aided design of integrated circuits and systems</title><addtitle>TCAD</addtitle><description>Scan design allows a circuit to be tested using states that the circuit cannot enter during functional operation. It was observed that nonfunctional operation during testing may cause excessive currents that can cause a good chip to fail the test because of voltage droops caused by the excessive current demand. A good chip may also fail due to the propagation of signal transitions along nonfunctional long paths, especially during at-speed testing. This problem is studied in this paper in the context of tests for transition faults. A method for determining transition faults that are untestable under functional operation-conditions is described. Two procedures for generating transition-fault tests that use only functional operation conditions are also described. The first procedure accepts as input a broadside test set for transition faults. The second procedure accepts as input a test sequence for the nonscan circuit. Although such a test sequence is more complex to generate and simulate, it results in higher numbers of faults detected under functional operation conditions</description><subject>Broadside tests</subject><subject>Chips</subject><subject>Circuit design</subject><subject>Circuit faults</subject><subject>Circuit simulation</subject><subject>Circuit testing</subject><subject>Circuits</subject><subject>Computer aided design</subject><subject>Current supplies</subject><subject>Design engineering</subject><subject>Electric potential</subject><subject>Electrical fault detection</subject><subject>Fault detection</subject><subject>Faults</subject><subject>Life testing</subject><subject>overtesting</subject><subject>Propagation delay</subject><subject>reachable states</subject><subject>Sequential analysis</subject><subject>transition faults</subject><subject>Voltage</subject><issn>0278-0070</issn><issn>1937-4151</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2006</creationdate><recordtype>article</recordtype><recordid>eNp9kD1PwzAQhi0EEqWwI7FELEwpd05sxwtSKbQgVWIJc-QktuQqTYqdDPx7nAYJqQPT3fC89_EQcouwQAT5mK-WLwsKwBYZB8nkGZmhTEScIsNzMgMqshhAwCW58n4HgCmjckaeNrrVTvW2a6POROuhrcZeNdGz61Ttba2jXPveR6ZzUe5U6-0RXquh6f01uTCq8frmt87J5_o1X73F24_N-2q5jauE0j5GLaVOJcNwBTdJkpgaGZRa61IZBJaamgag4pkEhRWrmai1SEuVZWkpKCRz8jDNPbjuawj3FHvrK900qtXd4ItMcpSIAgN5f0LuusGFhwLEGWeQcRogmKDKdd47bYqDs3vlvguEYtRZjDqLUWcx6QwRfhKpbH_01jtlm_-Cd1PQhnf_9nAhBNDkB0h0gSc</recordid><startdate>20061001</startdate><enddate>20061001</enddate><creator>Pomeranz, I.</creator><creator>Reddy, S.M.</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SC</scope><scope>7SP</scope><scope>8FD</scope><scope>JQ2</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope><scope>F28</scope><scope>FR3</scope></search><sort><creationdate>20061001</creationdate><title>Generation of Functional Broadside Tests for Transition Faults</title><author>Pomeranz, I. ; Reddy, S.M.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c322t-1e99e49512786f333fd150beeebaf1054fd29e4c6890a1c5d57de74ba884b7203</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2006</creationdate><topic>Broadside tests</topic><topic>Chips</topic><topic>Circuit design</topic><topic>Circuit faults</topic><topic>Circuit simulation</topic><topic>Circuit testing</topic><topic>Circuits</topic><topic>Computer aided design</topic><topic>Current supplies</topic><topic>Design engineering</topic><topic>Electric potential</topic><topic>Electrical fault detection</topic><topic>Fault detection</topic><topic>Faults</topic><topic>Life testing</topic><topic>overtesting</topic><topic>Propagation delay</topic><topic>reachable states</topic><topic>Sequential analysis</topic><topic>transition faults</topic><topic>Voltage</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Pomeranz, I.</creatorcontrib><creatorcontrib>Reddy, S.M.</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><collection>Computer and Information Systems Abstracts</collection><collection>Electronics & Communications Abstracts</collection><collection>Technology Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts – Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection><collection>ANTE: Abstracts in New Technology & Engineering</collection><collection>Engineering Research Database</collection><jtitle>IEEE transactions on computer-aided design of integrated circuits and systems</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Pomeranz, I.</au><au>Reddy, S.M.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Generation of Functional Broadside Tests for Transition Faults</atitle><jtitle>IEEE transactions on computer-aided design of integrated circuits and systems</jtitle><stitle>TCAD</stitle><date>2006-10-01</date><risdate>2006</risdate><volume>25</volume><issue>10</issue><spage>2207</spage><epage>2218</epage><pages>2207-2218</pages><artnum>2207</artnum><issn>0278-0070</issn><eissn>1937-4151</eissn><coden>ITCSDI</coden><abstract>Scan design allows a circuit to be tested using states that the circuit cannot enter during functional operation. It was observed that nonfunctional operation during testing may cause excessive currents that can cause a good chip to fail the test because of voltage droops caused by the excessive current demand. A good chip may also fail due to the propagation of signal transitions along nonfunctional long paths, especially during at-speed testing. This problem is studied in this paper in the context of tests for transition faults. A method for determining transition faults that are untestable under functional operation-conditions is described. Two procedures for generating transition-fault tests that use only functional operation conditions are also described. The first procedure accepts as input a broadside test set for transition faults. The second procedure accepts as input a test sequence for the nonscan circuit. Although such a test sequence is more complex to generate and simulate, it results in higher numbers of faults detected under functional operation conditions</abstract><cop>New York</cop><pub>IEEE</pub><doi>10.1109/TCAD.2005.860959</doi><tpages>12</tpages></addata></record> |
fulltext | fulltext |
identifier | ISSN: 0278-0070 |
ispartof | IEEE transactions on computer-aided design of integrated circuits and systems, 2006-10, Vol.25 (10), p.2207-2218, Article 2207 |
issn | 0278-0070 1937-4151 |
language | eng |
recordid | cdi_crossref_citationtrail_10_1109_TCAD_2005_860959 |
source | IEEE Electronic Library (IEL) Journals |
subjects | Broadside tests Chips Circuit design Circuit faults Circuit simulation Circuit testing Circuits Computer aided design Current supplies Design engineering Electric potential Electrical fault detection Fault detection Faults Life testing overtesting Propagation delay reachable states Sequential analysis transition faults Voltage |
title | Generation of Functional Broadside Tests for Transition Faults |
url | http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-10T15%3A10%3A11IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Generation%20of%20Functional%20Broadside%20Tests%20for%20Transition%20Faults&rft.jtitle=IEEE%20transactions%20on%20computer-aided%20design%20of%20integrated%20circuits%20and%20systems&rft.au=Pomeranz,%20I.&rft.date=2006-10-01&rft.volume=25&rft.issue=10&rft.spage=2207&rft.epage=2218&rft.pages=2207-2218&rft.artnum=2207&rft.issn=0278-0070&rft.eissn=1937-4151&rft.coden=ITCSDI&rft_id=info:doi/10.1109/TCAD.2005.860959&rft_dat=%3Cproquest_cross%3E2342365091%3C/proquest_cross%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-c322t-1e99e49512786f333fd150beeebaf1054fd29e4c6890a1c5d57de74ba884b7203%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_pqid=865650862&rft_id=info:pmid/&rft_ieee_id=1677702&rfr_iscdi=true |