Loading…

Module final test open yield optimization, of high lead flip chip on large organic package, using structured problem solving approach

The Flip Chip Plastic Ball Grid Array (FCPBGA) has become the prevalent packaging solution for mainstream microprocessors and high performance Asics. Increases in device size for these applications have begun to push the limits in terms of bond and assembly by triggering new failure modes that can i...

Full description

Saved in:
Bibliographic Details
Main Authors: Oberson, V., Ouimet, S., Pharand, S., Levesque, R.
Format: Conference Proceeding
Language:English
Subjects:
Online Access:Request full text
Tags: Add Tag
No Tags, Be the first to tag this record!
cited_by
cites
container_end_page 730
container_issue
container_start_page 724
container_title
container_volume
creator Oberson, V.
Ouimet, S.
Pharand, S.
Levesque, R.
description The Flip Chip Plastic Ball Grid Array (FCPBGA) has become the prevalent packaging solution for mainstream microprocessors and high performance Asics. Increases in device size for these applications have begun to push the limits in terms of bond and assembly by triggering new failure modes that can impact yield and reliability. The complexity of these failure modes are such that material set behaviour knowledge and statistical analysis techniques are becoming critical to rapid product set introduction in a high volume manufacturing mode. This paper details the optimization of module final test (MFT) electrical opens yield for large high lead (Pb) flip chip die on organic packages using a structured problem solving approach, including data mining and technical solutions adopted for high yield / reliable product. Structured problem solving is essential for continuous improvement and resolution of quality problems. Selected corrective actions are implemented following a well defined action plan (facts, observation, Ishikawa diagram, brainstorming, evaluation matrix) with final steps directed towards results measurements and standardization. Complementing this approach is the use of sophisticated statistical analysis, as documented in this paper, enabling rapid reaction time at minimum cost within a manufacturing environment. The electrical opens discussed in this paper relate to the absence of solder joint formation between the high Pb bumps of the chip and the eutectic solder of the carrier Flip Chip Attach (FCA) pads caused by differences in displacement between the chip bump and carrier FCA pads during the chip join reflow operation; this displacement difference is accentuated at the maximum Distance from Neutral Point (DNP). Discussion is therefore directed towards the variables that contribute to displacement difference, specifically, chip placement tool accuracy (impact of offset placement), organic carrier incoming shape behavior at room and reflow temperature, organic carrier device site pad solder height, and pad solder resist opening. Means to optimize these variables for improved module final test electrical open yield are reviewed along with experimental data that support the findings.
doi_str_mv 10.1109/ECTC.2009.5074093
format conference_proceeding
fullrecord <record><control><sourceid>ieee_6IE</sourceid><recordid>TN_cdi_ieee_primary_5074093</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>5074093</ieee_id><sourcerecordid>5074093</sourcerecordid><originalsourceid>FETCH-LOGICAL-i175t-c5818d213c2de9a85d3e044367607be2161e393d607387771fbbaf6c8d33164e3</originalsourceid><addsrcrecordid>eNo1kMtOwzAQRc1LopR-AGLjD2iK306WKCoPqYhNWVeOPUkMbhzlgVT2_DdBlLuYuXOPdBeD0A0lK0pJdrfOt_mKEZKtJNGCZPwELTKdUsHEJK3YKZoxrnUiNVNn6OofSHWOZkSqLJGS8Eu06Pt3MklITlMxQ98v0Y0BcOkbE_AA_YBjCw0-eAhusoPf-y8z-NgscSxx7asaBzAOl8G32NbTiA0OpqsAx64yjbe4NfbDVLDEY--bCvdDN9ph7MDhtotFgD3uY_j8RaadEmPra3RRmtDD4rjn6O1hvc2fks3r43N-v0k81XJIrExp6hjlljnITCodByIEV1oRXQCjigLPuJsunmqtaVkUplQ2dZxTJYDP0e1frweAXdv5vekOu-NH-Q_m8GcG</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>Module final test open yield optimization, of high lead flip chip on large organic package, using structured problem solving approach</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Oberson, V. ; Ouimet, S. ; Pharand, S. ; Levesque, R.</creator><creatorcontrib>Oberson, V. ; Ouimet, S. ; Pharand, S. ; Levesque, R.</creatorcontrib><description>The Flip Chip Plastic Ball Grid Array (FCPBGA) has become the prevalent packaging solution for mainstream microprocessors and high performance Asics. Increases in device size for these applications have begun to push the limits in terms of bond and assembly by triggering new failure modes that can impact yield and reliability. The complexity of these failure modes are such that material set behaviour knowledge and statistical analysis techniques are becoming critical to rapid product set introduction in a high volume manufacturing mode. This paper details the optimization of module final test (MFT) electrical opens yield for large high lead (Pb) flip chip die on organic packages using a structured problem solving approach, including data mining and technical solutions adopted for high yield / reliable product. Structured problem solving is essential for continuous improvement and resolution of quality problems. Selected corrective actions are implemented following a well defined action plan (facts, observation, Ishikawa diagram, brainstorming, evaluation matrix) with final steps directed towards results measurements and standardization. Complementing this approach is the use of sophisticated statistical analysis, as documented in this paper, enabling rapid reaction time at minimum cost within a manufacturing environment. The electrical opens discussed in this paper relate to the absence of solder joint formation between the high Pb bumps of the chip and the eutectic solder of the carrier Flip Chip Attach (FCA) pads caused by differences in displacement between the chip bump and carrier FCA pads during the chip join reflow operation; this displacement difference is accentuated at the maximum Distance from Neutral Point (DNP). Discussion is therefore directed towards the variables that contribute to displacement difference, specifically, chip placement tool accuracy (impact of offset placement), organic carrier incoming shape behavior at room and reflow temperature, organic carrier device site pad solder height, and pad solder resist opening. Means to optimize these variables for improved module final test electrical open yield are reviewed along with experimental data that support the findings.</description><identifier>ISSN: 0569-5503</identifier><identifier>ISBN: 1424444756</identifier><identifier>ISBN: 9781424444755</identifier><identifier>EISSN: 2377-5726</identifier><identifier>EISBN: 9781424444762</identifier><identifier>EISBN: 1424444764</identifier><identifier>DOI: 10.1109/ECTC.2009.5074093</identifier><language>eng</language><publisher>IEEE</publisher><subject>Assembly ; Bonding ; Electrical test ; Electronics packaging ; Flip chip ; Flip chips ; Lead ; Microprocessors ; Open Chips interconnection ; Plastic packaging ; Problem-solving ; Statistical analysis ; Testing</subject><ispartof>2009 59th Electronic Components and Technology Conference, 2009, p.724-730</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/5074093$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>309,310,780,784,789,790,2058,27925,54555,54920,54932</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/5074093$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Oberson, V.</creatorcontrib><creatorcontrib>Ouimet, S.</creatorcontrib><creatorcontrib>Pharand, S.</creatorcontrib><creatorcontrib>Levesque, R.</creatorcontrib><title>Module final test open yield optimization, of high lead flip chip on large organic package, using structured problem solving approach</title><title>2009 59th Electronic Components and Technology Conference</title><addtitle>ECTC</addtitle><description>The Flip Chip Plastic Ball Grid Array (FCPBGA) has become the prevalent packaging solution for mainstream microprocessors and high performance Asics. Increases in device size for these applications have begun to push the limits in terms of bond and assembly by triggering new failure modes that can impact yield and reliability. The complexity of these failure modes are such that material set behaviour knowledge and statistical analysis techniques are becoming critical to rapid product set introduction in a high volume manufacturing mode. This paper details the optimization of module final test (MFT) electrical opens yield for large high lead (Pb) flip chip die on organic packages using a structured problem solving approach, including data mining and technical solutions adopted for high yield / reliable product. Structured problem solving is essential for continuous improvement and resolution of quality problems. Selected corrective actions are implemented following a well defined action plan (facts, observation, Ishikawa diagram, brainstorming, evaluation matrix) with final steps directed towards results measurements and standardization. Complementing this approach is the use of sophisticated statistical analysis, as documented in this paper, enabling rapid reaction time at minimum cost within a manufacturing environment. The electrical opens discussed in this paper relate to the absence of solder joint formation between the high Pb bumps of the chip and the eutectic solder of the carrier Flip Chip Attach (FCA) pads caused by differences in displacement between the chip bump and carrier FCA pads during the chip join reflow operation; this displacement difference is accentuated at the maximum Distance from Neutral Point (DNP). Discussion is therefore directed towards the variables that contribute to displacement difference, specifically, chip placement tool accuracy (impact of offset placement), organic carrier incoming shape behavior at room and reflow temperature, organic carrier device site pad solder height, and pad solder resist opening. Means to optimize these variables for improved module final test electrical open yield are reviewed along with experimental data that support the findings.</description><subject>Assembly</subject><subject>Bonding</subject><subject>Electrical test</subject><subject>Electronics packaging</subject><subject>Flip chip</subject><subject>Flip chips</subject><subject>Lead</subject><subject>Microprocessors</subject><subject>Open Chips interconnection</subject><subject>Plastic packaging</subject><subject>Problem-solving</subject><subject>Statistical analysis</subject><subject>Testing</subject><issn>0569-5503</issn><issn>2377-5726</issn><isbn>1424444756</isbn><isbn>9781424444755</isbn><isbn>9781424444762</isbn><isbn>1424444764</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2009</creationdate><recordtype>conference_proceeding</recordtype><sourceid>6IE</sourceid><recordid>eNo1kMtOwzAQRc1LopR-AGLjD2iK306WKCoPqYhNWVeOPUkMbhzlgVT2_DdBlLuYuXOPdBeD0A0lK0pJdrfOt_mKEZKtJNGCZPwELTKdUsHEJK3YKZoxrnUiNVNn6OofSHWOZkSqLJGS8Eu06Pt3MklITlMxQ98v0Y0BcOkbE_AA_YBjCw0-eAhusoPf-y8z-NgscSxx7asaBzAOl8G32NbTiA0OpqsAx64yjbe4NfbDVLDEY--bCvdDN9ph7MDhtotFgD3uY_j8RaadEmPra3RRmtDD4rjn6O1hvc2fks3r43N-v0k81XJIrExp6hjlljnITCodByIEV1oRXQCjigLPuJsunmqtaVkUplQ2dZxTJYDP0e1frweAXdv5vekOu-NH-Q_m8GcG</recordid><startdate>200905</startdate><enddate>200905</enddate><creator>Oberson, V.</creator><creator>Ouimet, S.</creator><creator>Pharand, S.</creator><creator>Levesque, R.</creator><general>IEEE</general><scope>6IE</scope><scope>6IH</scope><scope>CBEJK</scope><scope>RIE</scope><scope>RIO</scope></search><sort><creationdate>200905</creationdate><title>Module final test open yield optimization, of high lead flip chip on large organic package, using structured problem solving approach</title><author>Oberson, V. ; Ouimet, S. ; Pharand, S. ; Levesque, R.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-i175t-c5818d213c2de9a85d3e044367607be2161e393d607387771fbbaf6c8d33164e3</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2009</creationdate><topic>Assembly</topic><topic>Bonding</topic><topic>Electrical test</topic><topic>Electronics packaging</topic><topic>Flip chip</topic><topic>Flip chips</topic><topic>Lead</topic><topic>Microprocessors</topic><topic>Open Chips interconnection</topic><topic>Plastic packaging</topic><topic>Problem-solving</topic><topic>Statistical analysis</topic><topic>Testing</topic><toplevel>online_resources</toplevel><creatorcontrib>Oberson, V.</creatorcontrib><creatorcontrib>Ouimet, S.</creatorcontrib><creatorcontrib>Pharand, S.</creatorcontrib><creatorcontrib>Levesque, R.</creatorcontrib><collection>IEEE Electronic Library (IEL) Conference Proceedings</collection><collection>IEEE Proceedings Order Plan (POP) 1998-present by volume</collection><collection>IEEE Xplore All Conference Proceedings</collection><collection>IEEE/IET Electronic Library</collection><collection>IEEE Proceedings Order Plans (POP) 1998-present</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Oberson, V.</au><au>Ouimet, S.</au><au>Pharand, S.</au><au>Levesque, R.</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>Module final test open yield optimization, of high lead flip chip on large organic package, using structured problem solving approach</atitle><btitle>2009 59th Electronic Components and Technology Conference</btitle><stitle>ECTC</stitle><date>2009-05</date><risdate>2009</risdate><spage>724</spage><epage>730</epage><pages>724-730</pages><issn>0569-5503</issn><eissn>2377-5726</eissn><isbn>1424444756</isbn><isbn>9781424444755</isbn><eisbn>9781424444762</eisbn><eisbn>1424444764</eisbn><abstract>The Flip Chip Plastic Ball Grid Array (FCPBGA) has become the prevalent packaging solution for mainstream microprocessors and high performance Asics. Increases in device size for these applications have begun to push the limits in terms of bond and assembly by triggering new failure modes that can impact yield and reliability. The complexity of these failure modes are such that material set behaviour knowledge and statistical analysis techniques are becoming critical to rapid product set introduction in a high volume manufacturing mode. This paper details the optimization of module final test (MFT) electrical opens yield for large high lead (Pb) flip chip die on organic packages using a structured problem solving approach, including data mining and technical solutions adopted for high yield / reliable product. Structured problem solving is essential for continuous improvement and resolution of quality problems. Selected corrective actions are implemented following a well defined action plan (facts, observation, Ishikawa diagram, brainstorming, evaluation matrix) with final steps directed towards results measurements and standardization. Complementing this approach is the use of sophisticated statistical analysis, as documented in this paper, enabling rapid reaction time at minimum cost within a manufacturing environment. The electrical opens discussed in this paper relate to the absence of solder joint formation between the high Pb bumps of the chip and the eutectic solder of the carrier Flip Chip Attach (FCA) pads caused by differences in displacement between the chip bump and carrier FCA pads during the chip join reflow operation; this displacement difference is accentuated at the maximum Distance from Neutral Point (DNP). Discussion is therefore directed towards the variables that contribute to displacement difference, specifically, chip placement tool accuracy (impact of offset placement), organic carrier incoming shape behavior at room and reflow temperature, organic carrier device site pad solder height, and pad solder resist opening. Means to optimize these variables for improved module final test electrical open yield are reviewed along with experimental data that support the findings.</abstract><pub>IEEE</pub><doi>10.1109/ECTC.2009.5074093</doi><tpages>7</tpages></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 0569-5503
ispartof 2009 59th Electronic Components and Technology Conference, 2009, p.724-730
issn 0569-5503
2377-5726
language eng
recordid cdi_ieee_primary_5074093
source IEEE Electronic Library (IEL) Conference Proceedings
subjects Assembly
Bonding
Electrical test
Electronics packaging
Flip chip
Flip chips
Lead
Microprocessors
Open Chips interconnection
Plastic packaging
Problem-solving
Statistical analysis
Testing
title Module final test open yield optimization, of high lead flip chip on large organic package, using structured problem solving approach
url http://sfxeu10.hosted.exlibrisgroup.com/loughborough?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-04T21%3A39%3A33IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-ieee_6IE&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=Module%20final%20test%20open%20yield%20optimization,%20of%20high%20lead%20flip%20chip%20on%20large%20organic%20package,%20using%20structured%20problem%20solving%20approach&rft.btitle=2009%2059th%20Electronic%20Components%20and%20Technology%20Conference&rft.au=Oberson,%20V.&rft.date=2009-05&rft.spage=724&rft.epage=730&rft.pages=724-730&rft.issn=0569-5503&rft.eissn=2377-5726&rft.isbn=1424444756&rft.isbn_list=9781424444755&rft_id=info:doi/10.1109/ECTC.2009.5074093&rft.eisbn=9781424444762&rft.eisbn_list=1424444764&rft_dat=%3Cieee_6IE%3E5074093%3C/ieee_6IE%3E%3Cgrp_id%3Ecdi_FETCH-LOGICAL-i175t-c5818d213c2de9a85d3e044367607be2161e393d607387771fbbaf6c8d33164e3%3C/grp_id%3E%3Coa%3E%3C/oa%3E%3Curl%3E%3C/url%3E&rft_id=info:oai/&rft_id=info:pmid/&rft_ieee_id=5074093&rfr_iscdi=true